首页>SN74LV161284DGGR.A>规格书详情

SN74LV161284DGGR.A中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

SN74LV161284DGGR.A

功能描述

19-BIT BUS INTERFACE

丝印标识

LV161284

封装外壳

TSSOP

文件大小

496.34 Kbytes

页面数量

18

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-31 23:00:00

人工找货

SN74LV161284DGGR.A价格和库存,欢迎联系客服免费人工找货

SN74LV161284DGGR.A规格书详情

4.5-V to 5.5-V VCC Operation

1.4-kΩ Pullup Resistors Integrated on All

Open-Drain Outputs Eliminate the Need for

Discrete Resistors

Designed for IEEE Std 1284-I (Level-1 Type)

and IEEE Std 1284-II (Level-2 Type)

Electrical Specifications

Flow-Through Architecture Optimizes PCB

Layout

Latch-Up Performance Exceeds 250 mA Per

JEDEC 17

ESD Protection Exceeds JESD 22

– 4000-V Human-Body Model (A114-A)

– 300-V Machine Model (A115-A)

– 2000-V Charged-Device Model (C101)

description/ordering information

The SN74LV161284 is designed for 4.5-V to

5.5-V VCC operation. This device provides

asynchronous two-way communication between

data buses. The control-function implementation

minimizes external timing requirements.

This device has eight bidirectional bits; data can

flow in the A-to-B direction when DIR is high, and

in the B-to-A direction when DIR is low. This

device also has five drivers, which drive the cable

side, and four receivers. The SN74LV161284 has

one receiver dedicated to the HOST LOGIC line

and a driver to drive the PERI LOGIC line.

The output drive mode is determined by the high-drive (HD) control pin. When HD is high, the B, Y, and

PERI LOGIC OUT outputs are in a totem-pole configuration, and in an open-drain configuration when HD is low.

This meets the drive requirements as specified in the IEEE Std 1284-I (level-1 type) and IEEE Std 1284-II

(level-2 type) parallel peripheral-interface specifications. Except for HOST LOGIC IN and PERI LOGIC OUT,

all cable-side pins have a 1.4-kΩ integrated pullup resistor. The pullup resistor is switched off if the associated

output driver is in the low state or if the output voltage is above VCC CABLE. If VCC CABLE is off,

PERI LOGIC OUT is set to low.

The device has two supply voltages. VCC is designed for 4.5-V to 5.5-V operation. VCC CABLE supplies the

output buffers of the cable side only and is designed for 4.5-V to 5.5-V operation.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
NA/
1278
优势代理渠道,原装正品,可全系列订货开增值税票
询价
TI(德州仪器)
24+
SSOP48300mil
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI
2016+
TSSOP48
2500
只做原装,假一罚十,公司可开17%增值税发票!
询价
TI
23+
SSOP
12000
全新原装假一赔十
询价
TI/德州仪器
24+
TSSOP48
880000
明嘉莱只做原装正品现货
询价
TI
24+
SSOP
6000
进口原装正品假一赔十,货期7-10天
询价
TI
25+23+
TSSOP48
32098
绝对原装正品全新进口深圳现货
询价
TI
24+
TSSOP-48
90000
一级代理商进口原装现货、假一罚十价格合理
询价
TI
22+
48SSOP
9000
原厂渠道,现货配单
询价
TI
24+
SSOP48
451
询价