首页>SN74GTLPH1645>规格书详情

SN74GTLPH1645中文资料16 位 LVTTL 到 GTLP 可调节边沿速率总线收发器数据手册TI规格书

PDF无图
厂商型号

SN74GTLPH1645

参数属性

SN74GTLPH1645 封装/外壳为56-TFSOP(0.173",4.40mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的转换器电平移位器;产品描述:IC TRNSLTR BIDIRECTIONAL 56TVSOP

功能描述

16 位 LVTTL 到 GTLP 可调节边沿速率总线收发器

封装外壳

56-TFSOP(0.173",4.40mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-24 9:54:00

人工找货

SN74GTLPH1645价格和库存,欢迎联系客服免费人工找货

SN74GTLPH1645规格书详情

描述 Description

The SN74GTLPH1645 is a high-drive, 16-bit bus transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It is partitioned as two 8-bit transceivers. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC™ circuitry, and TI-OPC™ circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The high drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 11 . GTLP is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH1645 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or GTLP (VTT = 1.5 V and VREF = 1 V) signal levels. Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREF is the B-port differential input reference voltage. This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability. This GTLP device features TI-OPC circuitry, which actively limits the overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies. High-drive GTLP backplane interface devices feature adjustable edge-rate control (ERC\\). Changing the ERC\\ input voltage between GND and VCC adjusts the B-port output rise and fall times.This allows the designer to optimize system data-transfer rate and signal integrity to the backplane load. Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE\\) input should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

特性 Features

• Member of the Texas Instruments Widebus™ Family
• TI-OPC™ Circuitry Limits Ringing on Unevenly Loaded Backplanes
• OEC™ Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
• Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
• LVTTL Interfaces Are 5-V Tolerant
• High-Drive GTLP Outputs (100 mA)
• LVTTL Outputs (\\x9624 mA/24 mA)
• Variable Edge-Rate Control (ERC\\) Input Selects GTLP Rise and Fall Times for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
• Ioff, Power-Up 3-State, and BIAS VCC Support Live Insertion
• Bus Hold on A-Port Data Inputs
• Distributed VCC and GND Pins Minimize High-Speed Switching Noise
• Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
OEC, TI-OPC, and Widebus are trademarks of Texas Instruments.

技术参数

  • 制造商编号

    :SN74GTLPH1645

  • 生产厂家

    :TI

  • Bits(#)

    :16

  • Voltage(Nom)(V)

    :3.3

  • IOH(Max)(mA)

    :-24

  • IOL(Max)(mA)

    :24

  • F @ nom voltage(Max)(MHz)

    :175

  • ICC @ nom voltage(Max)(mA)

    :40

  • tpd @ nom Voltage(Max)(ns)

    :9.4

  • Schmitt trigger

    :No

  • Package Group

    :TSSOP|56TVSOP|56

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+23+
TSSOP56
22152
绝对原装正品全新进口深圳现货
询价
TI/德州仪器
23+
TSSOP56
50000
全新原装正品现货,支持订货
询价
TI
24+
TVSOP5..
70
只做原装,欢迎询价,量大价优
询价
TI
23+
NA
20000
全新原装假一赔十
询价
TI
22+
56BGA MICROSTAR JUNIOR (7.0x4.
9000
原厂渠道,现货配单
询价
TI/德州仪器
21+
TSSOP56
8000
全新原装 公司现货 价格优
询价
TI(德州仪器)
23+
TSSOP-56
15000
专业帮助客户找货 配单,诚信可靠!
询价
TI特价
23+
TSSOP-56
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
TI
24+
TSSOP
6000
进口原装正品假一赔十,货期7-10天
询价
TI
25+
TVSOP56
4500
全新原装、诚信经营、公司现货销售!
询价