首页>SN74ALVCH16903>规格书详情

SN74ALVCH16903数据手册集成电路(IC)的通用总线功能规格书PDF

PDF无图
厂商型号

SN74ALVCH16903

参数属性

SN74ALVCH16903 封装/外壳为56-TFSOP(0.173",4.40mm 宽);包装为管件;类别为集成电路(IC)的通用总线功能;产品描述:IC UNIV BUS DVR 12BIT 56TVSOP

功能描述

具有奇偶校验器和双路三态输出的 3.3V 12 位通用总线驱动器

封装外壳

56-TFSOP(0.173",4.40mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-7 11:35:00

人工找货

SN74ALVCH16903价格和库存,欢迎联系客服免费人工找货

SN74ALVCH16903规格书详情

描述 Description

This 12-bit universal bus driver is designed for 2.3-V to 3.6-V VCC operation. The SN74ALVCH16903 has dual outputs and can operate as a buffer or an edge-triggered register. In both modes, parity is checked on APAR, which arrives one cycle after the data to which it applies. The YERR\\ output, which is produced one cycle after APAR, is open drain. MODE selects one of the two data paths. When MODE is low, the device operates as an edge-triggered register. On the positive transition of the clock (CLK) input and when the clock-enable (CLKEN\\) input is low, data set up at the A inputs is stored in the internal registers. On the positive transition of CLK and when CLKEN\\ is high, only data set up at the 9A-12A inputs is stored in their internal registers. When MODE is high, the device operates as a buffer and data at the A inputs passes directly to the outputs. 11A/YERREN\\ serves a dual purpose; it acts as a normal data bit and also enables YERR\\ data to be clocked into the YERR\\ output register. When used as a single device, parity output enable (PAROE\\) must be tied high; when parity input/output (PARI/O) is low, even parity is selected and when PARI/O is high, odd parity is selected. When used in pairs and PAROE\\ is low, the parity sum is output on PARI/O for cascading to the second SN74ALVCH16903. When used in pairs and PAROE\\ is high, PARI/O accepts a partial parity sum from the first SN74ALVCH16903. A buffered output-enable (OE\\) input can be used to place the 24 outputs and YERR\\ in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. OE\\ does not affect the internal operation of the device. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH16903 is characterized for operation from 0°C to 70°C.

特性 Features

• Member of the Texas Instruments Widebus™ Family
• EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process
• Checks Parity
• Able to Cascade With a Second SN74ALVCH16903
• ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
• Latch-Up Performance Exceeds 250 mA Per JESD 17
• Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
• Package Options Include Plastic 300-mil Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), and Thin Very Small-Outline (DGV) Packages
Widebus, EPIC are trademarks of Texas Instruments.

技术参数

  • 制造商编号

    :SN74ALVCH16903

  • 生产厂家

    :TI

  • IOL (Max) (mA)

    :24

  • IOH (Max) (mA)

    :-24

  • Operating temperature range (C)

    :-40 to 85

  • Rating

    :Catalog

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
2020+
SSOP56
4690
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
TI(德州仪器)
24+
SSOP56
1490
原装现货,免费供样,技术支持,原厂对接
询价
TI/德州仪器
23+
SSOP56
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
24+
N/A
75000
一级代理-主营优势-实惠价格-不悔选择
询价
TI
2025+
TSSOP-56
16000
原装优势绝对有货
询价
TI
22+
56TVSOP
9000
原厂渠道,现货配单
询价
TI
25+
TSSOP56
4500
全新原装、诚信经营、公司现货销售!
询价
24+
3000
自己现货
询价
TI
24+
TSSOP-56
90000
一级代理商进口原装现货、假一罚十价格合理
询价
TI(德州仪器)
2024+
SSOP-56
500000
诚信服务,绝对原装原盘
询价