首页>SN74ABTH32318>规格书详情
SN74ABTH32318中文资料18 位三端口通用总线交换器数据手册TI规格书
SN74ABTH32318规格书详情
描述 Description
The 'ABTH32318 consist of three 18-bit registered input/output (I/O) ports. These registers combine D-type latches and flip-flops to allow data flow in transparent, latch, and clock modes. Data from one input port can be exchanged to one or more of the other ports. Because of the universal storage element, multiple combinations of real-time and stored data can be exchanged among the three ports. Data flow in each direction is controlled by the output-enable (OEA\\, OEB\\, and OEC\\), select-control (SELA, SELB, and SELC), latch-enable (LEA, LEB, and LEC), and clock (CLKA, CLKB, and CLKC) inputs. The A data register operates in the transparent mode when LEA is high. When LEA is low, data is latched if CLKA is held at a high or low logic level. If LEA is low, data is stored on the low-to-high transition of CLKA. Output data selection is accomplished by the select-control pins. All three ports have active-low output enables, so when the output-enable input is low, the outputs are active; when the output-enable input is high, the outputs are in the high-impedance state. When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.The SN54ABTH32318 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABTH32318 is characterized for operation from -40°C to 85°C.
特性 Features
• Members of the Texas InstrumentsWidebus+TM Family
• State-of-the-ArtEPIC-II BTM BiCMOS Design Significantly Reduces Power Dissipation
• UBETM (Universal Bus Exchanger) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
• Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
• Typical VOLP (Output Ground Bounce) CC = 5 V, TA = 25°C
• High-Impedance State During Power Up and Power Down
• Distributed VCC and GND Pin Configuration Minimizes High-Speed Switching Noise
• High-Drive Outputs (-32-mA IOH, 64-mA IOL)
• Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
• Package Options Include 80-Pin Plastic Thin Quad Flat (PN) Package With 12 × 12-mm Body Using 0.5-mm Lead Pitch and 84-Pin Ceramic Quad Flat (HT) Package Widebus+, EPIC-IIB, and UBE are trademarks of Texas Instruments Incorporated.
技术参数
- 制造商编号
:SN74ABTH32318
- 生产厂家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Channels(#)
:18
- IOL(Max)(mA)
:64
- IOH(Max)(mA)
:-32
- ICC(uA)
:45
- Input type
:TTL-Compatible CMOS
- Output type
:3-State
- Features
:Very high speed (tpd 5-10ns)Partial power down (Ioff)Power up 3-stateBus-hold
- Data rate(Max)(Mbps)
:300
- Rating
:Catalog
- Operating temperature range(C)
:-40 to 85
- Package Group
:LQFP | 80
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
25+23+ |
QFP |
21124 |
绝对原装正品全新进口深圳现货 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
25+ |
LQFP100 |
4500 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
SN74ABTH32318PNG4 |
533 |
533 |
询价 | ||||
TI |
25+ |
模块 |
18000 |
原厂直接发货进口原装 |
询价 | ||
TI |
2025+ |
LQFP-80 |
16000 |
原装优势绝对有货 |
询价 | ||
TI |
17+ |
QFP |
6200 |
100%原装正品现货 |
询价 | ||
TI |
24+ |
LQFP100 |
47 |
询价 | |||
TI/德州仪器 |
24+ |
LQFP-80 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
TI(德州仪器) |
24+ |
LQFP80(12x12) |
1559 |
原装现货,免费供样,技术支持,原厂对接 |
询价 |