首页>SN74ABTH32318>规格书详情
SN74ABTH32318数据手册集成电路(IC)的通用总线功能规格书PDF
SN74ABTH32318规格书详情
描述 Description
The 'ABTH32318 consist of three 18-bit registered input/output (I/O) ports. These registers combine D-type latches and flip-flops to allow data flow in transparent, latch, and clock modes. Data from one input port can be exchanged to one or more of the other ports. Because of the universal storage element, multiple combinations of real-time and stored data can be exchanged among the three ports. Data flow in each direction is controlled by the output-enable (OEA\\, OEB\\, and OEC\\), select-control (SELA, SELB, and SELC), latch-enable (LEA, LEB, and LEC), and clock (CLKA, CLKB, and CLKC) inputs. The A data register operates in the transparent mode when LEA is high. When LEA is low, data is latched if CLKA is held at a high or low logic level. If LEA is low, data is stored on the low-to-high transition of CLKA. Output data selection is accomplished by the select-control pins. All three ports have active-low output enables, so when the output-enable input is low, the outputs are active; when the output-enable input is high, the outputs are in the high-impedance state. When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.The SN54ABTH32318 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABTH32318 is characterized for operation from -40°C to 85°C.
特性 Features
• Members of the Texas InstrumentsWidebus+TM Family
• State-of-the-ArtEPIC-II BTM BiCMOS Design Significantly Reduces Power Dissipation
• UBETM (Universal Bus Exchanger) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
• Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
• Typical VOLP (Output Ground Bounce) CC = 5 V, TA = 25°C
• High-Impedance State During Power Up and Power Down
• Distributed VCC and GND Pin Configuration Minimizes High-Speed Switching Noise
• High-Drive Outputs (-32-mA IOH, 64-mA IOL)
• Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
• Package Options Include 80-Pin Plastic Thin Quad Flat (PN) Package With 12 × 12-mm Body Using 0.5-mm Lead Pitch and 84-Pin Ceramic Quad Flat (HT) Package Widebus+, EPIC-IIB, and UBE are trademarks of Texas Instruments Incorporated.
技术参数
- 制造商编号
:SN74ABTH32318
- 生产厂家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Channels(#)
:18
- IOL(Max)(mA)
:64
- IOH(Max)(mA)
:-32
- ICC(uA)
:45
- Input type
:TTL-Compatible CMOS
- Output type
:3-State
- Features
:Very high speed (tpd 5-10ns)Partial power down (Ioff)Power up 3-stateBus-hold
- Data rate(Max)(Mbps)
:300
- Rating
:Catalog
- Operating temperature range(C)
:-40 to 85
- Package Group
:LQFP | 80
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SN74ABTH32318PNG4 |
533 |
533 |
询价 | ||||
TI |
24+ |
QFP |
6232 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
TI |
2016+ |
TQFP |
6000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
TI |
2020+ |
LQFP80 |
2630 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
TMS |
05+ |
PQFP |
1000 |
全新原装 绝对有货 |
询价 | ||
TI |
25+23+ |
QFP |
21124 |
绝对原装正品全新进口深圳现货 |
询价 | ||
Texas Instruments(德州仪器) |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
16+ |
LQFP |
10000 |
原装正品 |
询价 | ||
TI/德州仪器 |
2020+ |
QFP |
420 |
原装现货,优势渠道订货假一赔十 |
询价 |