首页>SN74ABT16833>规格书详情

SN74ABT16833中文资料双路 8 位至 9 位奇偶校验总线收发器数据手册TI规格书

PDF无图
厂商型号

SN74ABT16833

参数属性

SN74ABT16833 封装/外壳为56-BSSOP(0.295",7.50mm 宽);包装为卷带(TR);类别为集成电路(IC)的缓冲器驱动器接收器收发器;产品描述:IC TXRX NON-INVERT 5.5V 56SSOP

功能描述

双路 8 位至 9 位奇偶校验总线收发器

封装外壳

56-BSSOP(0.295",7.50mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-26 13:39:00

人工找货

SN74ABT16833价格和库存,欢迎联系客服免费人工找货

SN74ABT16833规格书详情

描述 Description

The 'ABT16833 consist of two noninverting 8-bit to 9-bit parity bus transceivers and are designed for communication between data buses. For each transceiver, when data is transmitted from the A bus to the B bus, an odd-parity bit is generated and output on the parity I/O pin (1PARITY or 2PARITY). When data is transmitted from the B bus to the A bus, 1PARITY (or 2PARITY) is configured as an input and combined with the B-input data to generate an active-low error flag if odd parity is not detected.
The error (1 or 2) output is configured as an open-collector output. The B-to-A parity-error flag is clocked into 1 (or 2) on the low-to-high transition of the clock (1CLK or 2CLK) input. 1 (or 2) is cleared (set high) by taking the clear (1 or 2) input low.
The output-enable ( and) inputs can be used to disable the device so that the buses are effectively isolated. When both and are low, data is transferred from the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic capability.
To ensure the high-impedance state during power up or power down, should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
 
The SN54ABT16833 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABT16833 is characterized for operation from -40°C to 85°C.
 
 

特性 Features

• Members of the Texas Instruments WidebusTM Family
• State-of-the-Art EPIC-IIBTM BiCMOS DesignSignificantly Reduces Power Dissipation
• Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
• Typical VOLP (Output Ground Bounce) CC = 5 V, TA = 25°C
• Distributed VCC and GND Pin Configuration MinimizesHigh-Speed Switching Noise
• Flow-Through Architecture Optimizes PCB Layout
• High-Drive Outputs (-32-mA IOH, 64-mAIOL)
• Parity-Error Flag With Parity Generator/Checker
• Register for Storage of Parity-Error Flag
• Package Options Include Plastic 300-mil Shrink Small-Outline(DL) and Thin Shrink Small-Outline (DGG) Packages and 380-milFine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-CenterSpacingsWidebus and EPIC-IIB are trademarks of Texas InstrumentsIncorporated.

技术参数

  • 制造商编号

    :SN74ABT16833

  • 生产厂家

    :TI

  • VCC(Min)(V)

    :4.5

  • VCC(Max)(V)

    :5.5

  • Bits(#)

    :9

  • Voltage(Nom)(V)

    :5

  • F @ nom voltage(Max)(MHz)

    :150

  • ICC @ nom voltage(Max)(mA)

    :0.036

  • tpd @ nom Voltage(Max)(ns)

    :4.3

  • IOL(Max)(mA)

    :64

  • IOH(Max)(mA)

    :-32

  • Operating temperature range(C)

    :-40 to 85

  • Package Group

    :SSOP | 56

供应商 型号 品牌 批号 封装 库存 备注 价格
Texas Instruments
24+
56-TSSOP
65200
一级代理/放心采购
询价
TI(德州仪器)
2021+
SSOP-56
499
询价
TMS
05+
SOIC
1000
全新原装 绝对有货
询价
TI
25+
SSOP
2987
只售原装自家现货!诚信经营!欢迎来电!
询价
TI/德州仪器
25+
原厂封装
10280
询价
TI(德州仪器)
24+
SSOP56300mil
1490
原装现货,免费供样,技术支持,原厂对接
询价
24+
N/A
57000
一级代理-主营优势-实惠价格-不悔选择
询价
TI
25+
SOP
4897
绝对原装!现货热卖!
询价
TI
25+
SSOP
2500
强调现货,随时查询!
询价
ADI
23+
SOP
8000
只做原装现货
询价