首页>SN65LVDS94>规格书详情
SN65LVDS94中文资料Serdes 解串器数据手册TI规格书
SN65LVDS94规格书详情
描述 Description
The SN65LVDS94 LVDS serdes (serializer/deserializer) receiver contains four serial-in 7-bit parallel-out shift registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN65LVDS93 and SN65LVDS95, over five balanced-pair conductors and expansion to 28 bits of single-ended LVTTL synchronous data at a lower transfer rate. When receiving, the high-speed LVDS data is received and loaded into registers at the rate seven times the LVDS input clock (CLKIN). The data is then unloaded to a 28-bit wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN65LVDS94 presents valid data on the rising edge of the output clock (CLKOUT). The SN65LVDS94 requires only five line termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN\\) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level. The SN65LVDS94 is characterized for operation over ambient air temperatures of -40°C to 85°C.
特性 Features
• 4:28 Data Channel Expansion at up to 1.904 Gigabits per Second Throughput
• Suited for Point-to-Point Subsystem Communication With Very Low EMI
• 4 Data Channels and Clock Low-Voltage Differential Channels in and 28 Data and Clock Out Low-Voltage TTL Channels Out
• Operates From a Single 3.3-V Supply and 250 mW (Typ)
• 5-V Tolerant SHTDN\\ Input
• Rising Clock Edge Triggered Outputs
• Bus Pins Tolerate 4-kV HBM ESD
• Packaged in Thin Shrink Small-Outline Package With 20 Mil Terminal Pitch
• Consumes
• No External Components Required for PLL
• Meets or Exceeds the Requirements of ANSI EIA/TIA-644 Standard
• Industrial Temperature Qualified TA = -40°C to 85°C
• Replacement for the DS90CR286
技术参数
- 产品编号:
SN65LVDS94DGGG4
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 串行器,解串器
- 包装:
卷带(TR)
- 功能:
解串器
- 数据速率:
1.904Gbps
- 输入类型:
LVDS
- 输出类型:
LVTTL
- 输入数:
4
- 输出数:
28
- 电压 - 供电:
3V ~ 3.6V
- 工作温度:
-40°C ~ 85°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
56-TFSOP(0.240",6.10mm 宽)
- 供应商器件封装:
56-TSSOP
- 描述:
IC LVDS SERDES RECEIVER 56-TSSOP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
20+ |
TSSOP48 |
70 |
英卓尔原装现货!0755-82566558真实库存! |
询价 | ||
TI/德州仪器 |
23+ |
TSSOP-56 |
9990 |
原装正品,支持实单 |
询价 | ||
TI |
23+ |
TSSOP56 |
3200 |
公司只做原装,可来电咨询 |
询价 | ||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
TI |
3797 |
原装正品 |
询价 | ||||
TI(德州仪器) |
2447 |
TSSOP-56 |
315000 |
35个/管一级代理专营品牌!原装正品,优势现货,长期 |
询价 | ||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
询价 | |||
TI(德州仪器) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
询价 | ||
TI/德州仪器 |
2010+ |
TSSOP56 |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
TEXAS INSTRUMENTS |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 |