首页>SN65LVDS94>规格书详情

SN65LVDS94数据手册集成电路(IC)的串行器解串器规格书PDF

PDF无图
厂商型号

SN65LVDS94

参数属性

SN65LVDS94 封装/外壳为56-TFSOP(0.240",6.10mm 宽);包装为卷带(TR);类别为集成电路(IC)的串行器解串器;产品描述:IC LVDS SERDES RECEIVER 56-TSSOP

功能描述

Serdes 解串器

封装外壳

56-TFSOP(0.240",6.10mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-8 23:00:00

人工找货

SN65LVDS94价格和库存,欢迎联系客服免费人工找货

SN65LVDS94规格书详情

描述 Description

The SN65LVDS94 LVDS serdes (serializer/deserializer) receiver contains four serial-in 7-bit parallel-out shift registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN65LVDS93 and SN65LVDS95, over five balanced-pair conductors and expansion to 28 bits of single-ended LVTTL synchronous data at a lower transfer rate. When receiving, the high-speed LVDS data is received and loaded into registers at the rate seven times the LVDS input clock (CLKIN). The data is then unloaded to a 28-bit wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN65LVDS94 presents valid data on the rising edge of the output clock (CLKOUT). The SN65LVDS94 requires only five line termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN\\) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level. The SN65LVDS94 is characterized for operation over ambient air temperatures of -40°C to 85°C.

特性 Features

• 4:28 Data Channel Expansion at up to 1.904 Gigabits per Second Throughput
• Suited for Point-to-Point Subsystem Communication With Very Low EMI
• 4 Data Channels and Clock Low-Voltage Differential Channels in and 28 Data and Clock Out Low-Voltage TTL Channels Out
• Operates From a Single 3.3-V Supply and 250 mW (Typ)
• 5-V Tolerant SHTDN\\ Input
• Rising Clock Edge Triggered Outputs
• Bus Pins Tolerate 4-kV HBM ESD
• Packaged in Thin Shrink Small-Outline Package With 20 Mil Terminal Pitch
• Consumes
• No External Components Required for PLL
• Meets or Exceeds the Requirements of ANSI EIA/TIA-644 Standard
• Industrial Temperature Qualified TA = -40°C to 85°C
• Replacement for the DS90CR286

技术参数

  • 产品编号:

    SN65LVDS94DGGG4

  • 制造商:

    Texas Instruments

  • 类别:

    集成电路(IC) > 串行器,解串器

  • 包装:

    卷带(TR)

  • 功能:

    解串器

  • 数据速率:

    1.904Gbps

  • 输入类型:

    LVDS

  • 输出类型:

    LVTTL

  • 输入数:

    4

  • 输出数:

    28

  • 电压 - 供电:

    3V ~ 3.6V

  • 工作温度:

    -40°C ~ 85°C(TA)

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    56-TFSOP(0.240",6.10mm 宽)

  • 供应商器件封装:

    56-TSSOP

  • 描述:

    IC LVDS SERDES RECEIVER 56-TSSOP

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
NA/
8735
原厂直销,现货供应,账期支持!
询价
TI(德州仪器)
24+
NA/
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI
23+
NA
20000
全新原装假一赔十
询价
TI
20+
TSSOP
65790
原装优势主营型号-可开原型号增税票
询价
TI/德州仪器
24+
TSSOP56
1500
只供应原装正品 欢迎询价
询价
TI
25+
TSSOP-56
338
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
询价
TI/德州仪器
2450+
TSSOP56
6540
只做原装正品现货!或订货假一赔十!
询价
TI
24+
TSSOP|56
55200
免费送样原盒原包现货一手渠道联系
询价
TI
23+
2
专做原装正品,假一罚百!
询价
TI/德州仪器
2010+
TSSOP56
880000
明嘉莱只做原装正品现货
询价