首页>SN65LVDS386>规格书详情

SN65LVDS386中文资料16 通道 LVDS 接收器数据手册TI规格书

PDF无图
厂商型号

SN65LVDS386

参数属性

SN65LVDS386 封装/外壳为64-TFSOP(0.240",6.10mm 宽);包装为管件;类别为集成电路(IC)的驱动器接收器收发器;产品描述:IC RECEIVER 0/4 64TSSOP

功能描述

16 通道 LVDS 接收器

封装外壳

64-TFSOP(0.240",6.10mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-23 22:59:00

人工找货

SN65LVDS386价格和库存,欢迎联系客服免费人工找货

SN65LVDS386规格书详情

描述 Description

This family of 4-, 8-, or 16-differential line receivers (with optional integrated termination) implements the electrical characteristics of low-voltage differential signaling (LVDS). This signaling technique lowers the output voltage levels of 5-V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds, and allow operation with a 3-V supply rail.
Any of the differential receivers provides a valid logical output state with a ±100-mV differential input voltage within the input common-mode voltage range. The input common-mode voltage range allows 1 V of ground potential difference between two LVDS nodes. Additionally, the high-speed switching of LVDS signals almost always requires the use of a line impedance matching resistor at the receiving end of the cable or transmission media. The LVDT products eliminate this external resistor by integrating it with the receiver.
The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100 Ω. The transmission media may be printed-circuit board traces, backplanes, or cables. The large number of receivers integrated into the same substrate along with the low pulse skew of balanced signaling, allows extremely precise timing alignment of clock and data for synchronous parallel data transfers. When used with its companion, the 8- or 16-channel driver (the SN65LVDS389 or SN65LVDS387, respectively), over 200 million data transfers per second in single-edge clocked systems are possible with little power.
The ultimate rate and distance of data transfer depends on the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.

特性 Features

• Four- (’390), Eight- (’388A), or Sixteen- (’386)Line Receivers Meet or Exceed the Requirementsof ANSI TIA/EIA-644 Standard
• Integrated 110-Ω Line Termination Resistors on LVDT Products
• Designed for Signaling Rates Up to 250 Mbps
• SN65 Versions Bus-Terminal ESD Exceeds 15 kV
• Operates From a Single 3.3-V Supply
• Typical Propagation Delay Time of 2.6 ns
• Output Skew 100 ps (Typical) Part-To-Part Skew Is Less Than 1 ns
• LVTTL Levels Are 5-V Tolerant
• Open-Circuit Fail Safe
• Flow-Through Pinout
• Packaged in Thin Shrink Small-Outline Package With 20-mil Terminal Pitch

技术参数

  • 制造商编号

    :SN65LVDS386

  • 生产厂家

    :TI

  • Protocols

    :LVDS

  • Number of Tx

    :0

  • Number of Rx

    :16

  • Signaling rate(Mbps)

    :250

  • Input signal

    :LVDS

  • Output signal

    :LVTTL

  • Package Group

    :TSSOP | 64

  • Operating temperature range(C)

    :-40 to 85

  • Rating

    :Catalog

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
TSSOP646.1mm
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI/德州仪器
24+
NA/
249
优势代理渠道,原装正品,可全系列订货开增值税票
询价
TI
23+
NA
20000
全新原装假一赔十
询价
TI/TEXAS
23+
原厂封装
8931
询价
TI
17+
10000
原装正品
询价
TI
25+
连接器
18000
原厂直接发货进口原装
询价
TI
24+
TSSOP|64
70230
免费送样原盒原包现货一手渠道联系
询价
TI
25+23+
23682
绝对原装全新正品现货/优势渠道商、原盘原包原盒
询价
TI
TSSOP64
3200
原装长期供货!
询价
TI
20+
原装
65790
原装优势主营型号-可开原型号增税票
询价