首页>SN65LVDS310>规格书详情

SN65LVDS310数据手册集成电路(IC)的串行器解串器规格书PDF

PDF无图
厂商型号

SN65LVDS310

参数属性

SN65LVDS310 封装/外壳为48-VFBGA;包装为卷带(TR);类别为集成电路(IC)的串行器解串器;产品描述:IC SRL-PAR RCVR PROG 27BIT 48BGA

功能描述

QVGA-HVGA 27 位显示屏串行接口接收器

封装外壳

48-VFBGA

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-9 10:31:00

人工找货

SN65LVDS310价格和库存,欢迎联系客服免费人工找货

SN65LVDS310规格书详情

描述 Description

The SN65LVDS310 receiver deserializes FlatLink 3G-compliant serial input data to 27 parallel data outputs. The SN65LVDS310 receiver contains one shift register to load 30 bits from one serial input and latches the 24 pixel bits and 3 control bits out to the parallel CMOS outputs after checking the parity bit. If a parity error is detected, the data output bus disregards the newly received pixel. Instead, the last data word is held on the output bus for another clock cycle.
The serial data and clock are received via sub-low-voltage differential signalling (SubLVDS) lines. The SN65LVDS310 supports three operating power modes (shutdown, standby, and active) to conserve power.
When receiving, the PLL locks to the incoming clock, CLK, and generates an internal high-speed clock at the line rate of the data lines. The data is serially loaded into a shift register using the internal high-speed clock. The deserialized data is presented on the parallel output bus with a recreation of the pixel clock, PCLK, generated from the internal high-speed clock. If no input CLK signal is present, the output bus is held static with PCLK and DE held low, while all other parallel outputs are pulled high.
The F/S conrol input selects between a slow CMOS bus output rise time for best EMI and power consumption and a fast CMOS output for increased speed or higher-load designs.
The RXEN input can be used to put the SN65LVDS310 in a shutdown mode. The SN65LVDS310 enters an active standby mode if the common mode voltage of the CLK input becomes shifted to VDDLVDS (e.g., transmitter releases CLK output into high-impedance). This minimizes power consumption without the need of switching an external control pin. The SN65LVDS310 is characterized for operation over ambient air temperatures of –40°C to 85°C. All CMOS and SubLVDS signals are 2-V tolerant with VDD = 0 V. This feature allows powering up I/Os before VDD is stabilized.

特性 Features

· Serial Interface Technology
·Compatible With FlatLink 3G Transmitters (E.g., SN65LVDS305 or SN65LVDS307)
·Supports Video Interfaces up to 24-Bit RGB Data and 3 Control Bits Received Over One SubLVDS Differential Data Line
·SubLVDS Differential Voltage Levels
·Up to 405-Mbps Data Throughput
·Three Operating Modes to Conserve Power ·Active mode QVGA: 17 mW
·Typical Shutdown: 0.7 µW
·Typical Standby Mode: 67 µW Typical

·ESD Rating > 4 kV (HBM)
·Pixel-Clock Range of 4 MHz – 15 MHz
·Failsafe on All CMOS Inputs
·Packaged in 4-mm × 4-mm MicroStar Junior™µBGA With 0,5-mm Ball Pitch
·Very Low EMI
·APPLICATIONS ·Small Low-Emission Interface Between Graphics Controller and LCD Display
·Mobile Phones and Smart Phones
·Portable Multimedia Players

FlatLink, MicroStar Junior are trademarks of Texas Instruments. µBGA is a registered trademark of Tessera, Inc.

技术参数

  • 制造商编号

    :SN65LVDS310

  • 生产厂家

    :TI

  • Supply Voltage(s) (V)

    :1.8

  • Rating

    :Catalog

  • Operating Temperature Range (C)

    :-40 to 85

  • Package Group

    :BGA MICROSTAR JUNIOR

  • Package Size: mm2:W x L (PKG)

    :48BGA MICROSTAR JUNIOR: 16 mm2: 4 x 4(BGA MICROSTAR JUNIOR)

  • Pin/Package

    :48BGA MICROSTAR JUNIOR

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
22+
48BGA MICROSTAR JUNIOR
9000
原厂渠道,现货配单
询价
TI
2025+
BGA-48
16000
原装优势绝对有货
询价
22+
NA
3450
加我QQ或微信咨询更多详细信息,
询价
Texas Instruments
24+
48-BGA MICROSTAR JUNIOR(4x4)
56200
一级代理/放心采购
询价
TI/TEXAS
23+
原厂封装
8931
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI/德州仪器
23+
BGA
50000
全新原装正品现货,支持订货
询价
TI/德州仪器
22+
BGA
20000
原装现货,实单支持
询价
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
询价
TI/德州仪器
23+
BGA
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
询价