首页>SN65LV1023AMDBREP.A>规格书详情

SN65LV1023AMDBREP.A中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

SN65LV1023AMDBREP.A

功能描述

10-MHz To 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER

文件大小

958.59 Kbytes

页面数量

27

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-9 11:18:00

人工找货

SN65LV1023AMDBREP.A价格和库存,欢迎联系客服免费人工找货

SN65LV1023AMDBREP.A规格书详情

FEATURES

· Controlled Baseline

– One Assembly/Test Site, One Fabrication

Site

· Extended Temperature Performance of –55°C

to 125°C

· Enhanced Diminishing Manufacturing

Sources (DMS) Support

· Enhanced Product-Change Notification

· Qualification Pedigree (1)

(1) Component qualification in accordance with JEDEC and

industry standards to ensure reliable operation over an

extended temperature range. This includes, but is not limited

to, Highly Accelerated Stress Test (HAST) or biased 85/85,

temperature cycle, autoclave or unbiased HAST,

electromigration, bond intermetallic life, and mold compound

life. Such qualification testing should not be viewed as

justifying use of this component beyond specified

performance and environmental limits.

· 100-Mbps to 660-Mbps Serial LVDS Data

Payload Bandwidth at 10-MHz to 66-MHz

System Clock

· Pin-Compatible Superset of

DS92LV1023/DS92LV1224

· Chipset (Serializer/Deserializer) Power

Consumption <450 mW (Typ) at 66 MHz

· Synchronization Mode for Faster Lock

· Lock Indicator

· No External Components Required for PLL

· 28-Pin SSOP and Space Saving 5 ´ 5 mm

QFN Packages Available

· Programmable Edge Trigger on Clock

· Flow-Through Pinout for Easy PCB Layout

DESCRIPTION

The SN65LV1023A serializer and SN65LV1224B deserializer comprise a 10-bit serdes chipset designed to

transmit and receive serial data over LVDS differential backplanes at equivalent parallel word rates from 10 MHz

to 66 MHz. Including overhead, this translates into a serial data rate between 120-Mbps and 792-Mbps payload

encoded throughput.

Upon power up, the chipset link can be initialized via a synchronization mode with internally generated SYNC

patterns or the deserializer can be allowed to synchronize to random data. By using the synchronization mode,

the deserializer establishes lock within specified, shorter time parameters.

The device can be entered into a power-down state when no data transfer is required. Alternatively, a mode is

available to place the output pins in the high-impedance state without losing PLL lock.

The SN65LV1023A and SN65LV1224B are characterized for operation over ambient air temperature of –55°C to

125°C.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
25+
N/A
6000
原装,请咨询
询价
TI/德州仪器
24+
VQFN-32
9600
原装现货,优势供应,支持实单!
询价
TI(德州仪器)
2447
VQFN-32(5x5)
315000
3000个/圆盘一级代理专营品牌!原装正品,优势现货,
询价
TI(德州仪器)
23+
标准封装
6000
正规渠道,只有原装!
询价
TI/德州仪器
23+
QFN
50000
全新原装正品现货,支持订货
询价
TI
22+
32VQFN
9000
原厂渠道,现货配单
询价
24+
32000
全新原厂原装正品现货,低价出售,实单可谈
询价
TI(德州仪器)
23+
N/A
6000
公司只做原装,可来电咨询
询价
Texas Instruments
24+
32-VQFN(5x5)
56200
一级代理/放心采购
询价
TI/德州仪器
25+
VQFN-32
9980
只做原装 支持实单
询价