SN54S112数据手册TI中文资料规格书
SN54S112规格书详情
描述 Description
These devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset and clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high. The SN54LS112A and SN54S112 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LS112A and SN74S112A are characterized for operation from 0°C to 70°C.
特性 Features
• Fully Buffered to Offer Maximum Isolation from External Disturbance
• Package Options Include Plastic “Small Outline\" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
• Dependable Texas Instruments Quality and Reliability
技术参数
- 制造商编号
:SN54S112
- 生产厂家
:TI
- Operating temperature range (°C)
:-55 to 125
- Rating
:Military
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
1220 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
TI/德州仪器 |
24+ |
CDIP16 |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI/德州仪器 |
23+ |
DIP |
90000 |
一定原装深圳现货 |
询价 | ||
TI |
NA |
8650 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
最新 |
2000 |
原装正品现货 |
询价 | ||||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
TI/德州仪器 |
2023+ |
CDIP-16 |
1220 |
原厂全新正品旗舰店优势现货 |
询价 | ||
TI |
24+ |
DIP |
5632 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
SN54S112W |
5 |
5 |
询价 | ||||
TI/德州仪器 |
2223+ |
CDIP-16 |
26800 |
只做原装正品假一赔十为客户做到零风险 |
询价 |