首页>SN54LVTH373>规格书详情
SN54LVTH373中文资料具有三态输出的 3.3V ABT 八路透明 D 类锁存器数据手册TI规格书
SN54LVTH373规格书详情
描述 Description
These octal latches are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.
While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.
A buffered output-enable (OE)\\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
特性 Features
• Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
• Support Unregulated Battery Operation Down to 2.7 V
• Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
• ESD Protection Exceeds JESD 22
• 200-V Machine Model (A115-A)
技术参数
- 制造商编号
:SN54LVTH373
- 生产厂家
:TI
- Input type
:TTL-Compatible CMOS
- Output type
:3-State
- VCC(Min)(V)
:2.7
- VCC(Max)(V)
:3.6
- Channels(#)
:8
- Clock Frequency(Max)(MHz)
:160
- ICC(uA)
:5000
- IOL(Max)(mA)
:64
- IOH(Max)(mA)
:-32
- Rating
:Military
- Package Group
:CDIP|20CFP|20LCCC|20
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
22+ |
DIP |
11190 |
原装正品 |
询价 | ||
24+ |
DIP16 |
3000 |
自己现货 |
询价 | |||
TI(德州仪器) |
24+ |
DIP14 |
1476 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
TI/德州仪器 |
24+ |
CDIP14 |
22055 |
郑重承诺只做原装进口现货 |
询价 | ||
23+24 |
9860 |
原厂原包装。终端BOM表可配单。可开13%增值税 |
询价 | ||||
TI |
na |
580 |
只做正品 |
询价 | |||
Apex |
1824+ |
NA |
25 |
加我QQ或微信咨询更多详细信息, |
询价 | ||
TI |
24+ |
DIP |
200 |
进口原装正品优势供应 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 |