首页>SN54LVTH373>规格书详情
SN54LVTH373数据手册TI中文资料规格书
SN54LVTH373规格书详情
描述 Description
These octal latches are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.
While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.
A buffered output-enable (OE)\\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
特性 Features
• Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
• Typical VOLP (Output Ground Bounce) CC = 3.3 V, TA = 25°C
• Support Unregulated Battery Operation Down to 2.7 V
• Ioff and Power-Up 3-State Support Hot Insertion
• Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
• Latch-Up Performance Exceeds 500 mA Per JESD 17
• ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
• 200-V Machine Model (A115-A)
技术参数
- 制造商编号
:SN54LVTH373
- 生产厂家
:TI
- Input type
:TTL-Compatible CMOS
- Output type
:3-State
- VCC(Min)(V)
:2.7
- VCC(Max)(V)
:3.6
- Channels(#)
:8
- Clock Frequency(Max)(MHz)
:160
- ICC(uA)
:5000
- IOL(Max)(mA)
:64
- IOH(Max)(mA)
:-32
- Rating
:Military
- Package Group
:CDIP|20CFP|20LCCC|20
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
CDIP14 |
2568 |
原装优势!绝对公司现货 |
询价 | ||
TI |
25+ |
CDIP (J) |
6000 |
原厂原装,价格优势 |
询价 | ||
TI/德州仪器 |
22+ |
DIP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
TI |
24+ |
3378 |
绝对原装公司现货供应!价格优势 |
询价 | |||
TI(德州仪器) |
24+ |
DIP14 |
1476 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI/德州仪器 |
24+ |
DIP |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
询价 | ||
TI/德州仪器 |
23+ |
CDIP |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
TI/德州仪器 |
2020+ |
CDIP |
650 |
原装现货,优势渠道订货假一赔十 |
询价 | ||
TI/德州仪器 |
23+ |
CDIP14 |
9990 |
只有原装 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 |