首页>SN54ACT8990>规格书详情

SN54ACT8990数据手册TI中文资料规格书

PDF无图
厂商型号

SN54ACT8990

功能描述

测试总线控制器

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-8 9:48:00

人工找货

SN54ACT8990价格和库存,欢迎联系客服免费人工找货

SN54ACT8990规格书详情

描述 Description

The 'ACT8990 test-bus controllers (TBC) are members of the Texas Instruments SCOPETM testability integrated-circuit family. This family of components supports IEEE Standard 1149.1-1990 (JTAG) boundary scan to facilitate testing of complex circuit-board assemblies. The 'ACT8990 differ from other SCOPETM integrated circuits. Their function is to control the JTAG serial-test bus rather than being target boundary-scannable devices.
The required signals of the JTAG serial-test bus - test clock (TCK), test mode select (TMS), test data input (TDI), and test data output (TDO) can be connected from the TBC to a target device without additional logic. This is done as a chain of IEEE Standard 1149.1-1990 boundary-scannable components that share the same serial-test bus. The TBC generates TMS and TDI signals for its target(s), receives TDO signals from its target(s), and buffers its test clock input (TCKI) to a test clock output (TCKO) for distribution to its target(s). The TMS, TDI, and TDO signals can be connected to a target directly or via a pipeline, with a retiming delay of up to 31 bits. Since the TBC can be configured to generate up to six separate TMS signals [TMS (5-0)], it can be used to control up to six target scan paths that are connected in parallel (i.e., sharing common TCK, TDI, and TDO signals).
While most operations of the TBC are synchronous to TCKI, a test-off (TOFF\\) input is provided for output control of the target interface, and a test-reset (TRST\\) input is provided for hardware/software reset of the TBC. In addition, four event [EVENT (3-0)] I/Os are provided for asynchronous communication to target device(s). Each event has its own event generation/detection logic, and detected events can be counted by two 16-bit counters.
The TBC operates under the control of a host microprocessor/microcontroller via the 5-bit address bus [ADRS (4-0)] and the 16-bit read/write data bus [DATA (15-0)]. Read (RD\\) and write (WR\\) strobes are implemented such that the critical host-interface timing is independent of the TCKI period. Any one of 24 registers can be addressed for read and/or write operations. In addition to control and status registers, the TBC contains two command registers, a read buffer, and a write buffer. Status of the TBC is transmitted to the host via ready (RDY\\) and interrupt (INT\\) outputs.
Major commands can be issued by the host to cause the TBC to generate the TMS sequences necessary to move the target(s) from any stable test-access-port (TAP) controller state to any other stable TAP state, to execute instructions in the Run-Test/Idle TAP state, or to scan instruction or test data through the target(s). A 32-bit counter can be preset to allow a predetermined number of execution or scan operations.
Serial data that appears at the selected TDI input (TDI1 or TDI0) is transferred into the read buffer, which can be read by the host to obtain up to 16 bits of the serial-data stream. Serial data that is transmitted from the TDO output is written by the host to the write buffer.
 
The SN54ACT8990 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ACT8990 is characterized for operation from 0°C to 70°C.
 
 
 
 
 
NC - No internal connection

特性 Features

• Members of the Texas Instruments SCOPETM Family ofTestability Products
• Compatible With the IEEE Standard 1149.1-1990 (JTAG) TestAccess Port and Boundary-Scan Architecture
• Control Operation of Up to Six Parallel Target Scan Paths
• Accommodate Pipeline Delay to Target of Up to 31 Clock Cycles
• Scan Data Up to 232 Clock Cycles
• Execute Instructions for Up to 232 ClockCycles
• Each Device Includes Four Bidirectional Event Pins forAdditional Test Capability
• Inputs Are TTL-Voltage Compatible
• EPICTM (Enhanced-Performance Implanted CMOS) 1-m Process
• Packaged in 44-Pin Plastic Leaded Chip Carrier (FN), 68-PinCeramic Pin Grid Array (GB), and 68-Pin Ceramic Quad Flat Packages(HV)SCOPE and EPIC are trademarks of Texas InstrumentsIncorporated.

技术参数

  • 制造商编号

    :SN54ACT8990

  • 生产厂家

    :TI

  • Package Group

    :CFP|68CPGA|68

  • Package size: mm2:W x L (PKG)

    :68CFP: 157 mm2: 12.51 x 12.51 (CFP|68)68CPGA: 594 mm2: 24.38 x 24.38 (CPGA|68)

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
TSSOP16
50000
全新原装正品现货,支持订货
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI/德州仪器
2450+
TSSOP16
6540
只做原装正品现货!或订货假一赔十!
询价
TI/德州仪器
22+
TSSOP16
20000
原装现货,实单支持
询价
TI/德州仪器
23+
CDIPLCCC
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
TI/德州仪器
QQ咨询
CDIP
827
全新原装 研究所指定供货商
询价
最新
2000
原装正品现货
询价
TI/德州仪器
24+
NA/
3404
原厂直销,现货供应,账期支持!
询价
DIP14
23+
NA
15659
振宏微专业只做正品,假一罚百!
询价
TI
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价