首页>SN54ABT7819>规格书详情

SN54ABT7819数据手册TI中文资料规格书

PDF无图
厂商型号

SN54ABT7819

功能描述

512 x 18 x 2 同步双向 FIFO 存储器

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-6 20:11:00

人工找货

SN54ABT7819价格和库存,欢迎联系客服免费人工找货

SN54ABT7819规格书详情

描述 Description

A FIFO memory is a storage device that allows data to be read from its array in the same order it is written. The SN54ABT7819--> is a high-speed, low-power BiCMOS bidirectional clocked FIFO memory. Two independent 512 × 18 dual-port SRAM FIFOs on the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full conditions, a half-full flag, and a programmable almost-full/almost-empty flag. The SN54ABT7819 is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control. The state of the A0-A17 outputs is controlled by CSA\\ and W/R\\A. When both CSA\\ and W/R\\A are low, the outputs are active. The A0-A17 outputs are in the high-impedance state when either CSA\\ or W/R\\A is high. Data is written to FIFOA-B from port A on the low-to-high transition of CLKA when CSA\\ is low, W/R\\A is high, WENA is high, and the IRA flag is high. Data is read from FIFOB-A to the A0-A17 outputs on the low-to-high transition of CLKA when CSA\\ is low, W/R\\A is low, RENA is high, and the ORA flag is high. The state of the B0-B17 outputs is controlled by CSB\\ and W/R\\B. When both CSB\\ and W/R\\B are low, the outputs are active. The B0-B17 outputs are in the high-impedance state when either CSB\\ or W/R\\B is high. Data is written to FIFOB-A from port B on the low-to-high transition of CLKB when CSB\\ is low, W/R\\B is high, WENB is high, and the IRB flag is high. Data is read from FIFOA-B to the B0-B17 outputs on the low-to-high transition of CLKB when CSB\\ is low, W/R\\B is low, RENB is high, and the ORB flag is high. The setup- and hold-time constraints for the chip selects (CSA\\, CSB\\) and write/read selects (W/R\\A, W/R\\B) enable and read operations on memory and are not related to the high-impedance control of the data outputs. If a port read enable (RENA or RENB) and write enable (WENA or WENB) are set low during a clock cycle, the chip select and write/read select can switch at any time during the cycle to change the state of the data outputs. The input-ready and output-ready flags of a FIFO are two-stage synchronized to the port clocks for use as reliable control signals. CLKA synchronizes the status of the input-ready flag of FIFOA-B (IRA) and the output-ready flag of FIFOB-A (ORA). CLKB synchronizes the status of the input-ready flag of FIFOB-A (IRB) and the output-ready flag of FIFOA-B (ORB). When the input-ready flag of a port is low, the FIFO receiving input from the port is full and writes are disabled to its array. When the output-ready flag of a port is low, the FIFO that outputs data to the port is empty and reads from its memory are disabled. The first word loaded to an empty memory is sent to the FIFO output register at the same time its output-ready flag is asserted (high). When the memory is read empty and the output-ready flag is forced low, the last valid data remains on the FIFO outputs until the output-ready flag is asserted (high) again. In this way, a high on the output-ready flag indicates new data is present on the FIFO outputs. The SN54ABT7819 is characterized for operation over the full military temperature range of -55°C to 125°C.

特性 Features

·Member of the Texas Instruments WidebusTM Family ·Advanced BiCMOS Technology ·Free-Running CLKA and CLKB Can Be Asynchronous or Coincident ·Read and Write Operations Synchronized to Independent System Clocks ·Two Separate 512 × 18 Clocked FIFOs Buffering Data in Opposite Directions ·IRA and ORA Synchronized to CLKA ·IRB and ORB Synchronized to CLKB ·Microprocessor Interface Control Logic ·Programmable Almost-Full/Almost-Empty Flag ·Fast Access Times of 9 ns With a 50-pF Load and Simultaneous-Switching Data Outputs ·Released as DSCC SMD (Standard Microcircuit Drawing) 5962-9470401QXA and 5962-9470401QYA ·Package Options Include 84-Pin Ceramic Pin Grid Array (GB) and 84-Pin Ceramic Quad Flat (HT) Package
Widebus is a trademark of Texas Instruments Incorporated.

技术参数

  • 制造商编号

    :SN54ABT7819

  • 生产厂家

    :TI

  • Rating

    :Military

  • OperatingTemperatureRange(C)

    :-55to125

  • PackageGroup

    :CPGA

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
25+
Die
860000
明嘉莱只做原装正品现货
询价
TI
00+
QFP
56
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI/德州仪器
1948+
QFP
6852
只做原装正品现货!或订货假一赔十!
询价
TI/德州仪器
23+
LCCC
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
TI
16+
DIESALE
10000
原装正品
询价
Texas Instruments
25+
模具
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
询价
TI
23+
QFP
3200
正规渠道,只有原装!
询价
TI
23+
QFP
30000
代理全新原装现货,价格优势
询价
TI
22+
Die
9000
原厂渠道,现货配单
询价
TI
23+
NA
20000
询价