首页>SAA7221HS>规格书详情

SAA7221HS中文资料飞利浦数据手册PDF规格书

SAA7221HS
厂商型号

SAA7221HS

功能描述

Integrated MPEG AVGD decoders

文件大小

101.26 Kbytes

页面数量

28

生产厂商 Philips Semiconductors
企业简称

PHI飞利浦

中文名称

荷兰皇家飞利浦

数据手册

下载地址一下载地址二

更新时间

2025-6-29 23:00:00

人工找货

SAA7221HS价格和库存,欢迎联系客服免费人工找货

SAA7221HS规格书详情

GENERAL DESCRIPTION

The SAA7215HS, SAA7216HS, SAA7221H is a MPEG-2 source decoder which combines audio decoding and video decoding. Additionally to these basic MPEG functions it also provides means for enhanced graphics, background display and/or on-screen display as well as encoding of output video. Due to an optimized architecture for audio and video decoding, maximum capacity in external memory and processing power from the external CPU is available for graphics support.

FEATURES

General features

? Integrated MPEG AVGD decoder: audio, video and graphics decoding and digital video encoding

? 5 planes display chain: background colour, background plane, MPEG display plane, graphics plane and cursor plane

? 16-Mbit or 32-Mbit external Synchronous DRAM (SDRAM) for MPEG audio and video decoding and graphics data storage

? Single or double external SDRAM organized as 1 M × 16 or 2 × 1 M × 16 (two independent 16-bit data bus) interfacing at 81 MHz. Due to efficient memory use in MPEG decoding, more than 1 Mbit is available for

graphics in the single SDRAM configuration where as 17 Mbits are available in the double SDRAM configuration.

? All basic operations of the AVGD decoder are possible in both 16- and 32-Mbit configuration; enhanced

performance is achieved by the use of 32-Mbit external SDRAM

? Targeted to BSkyB 3.0 and Canal+ basic box and web box specifications

? Fast 16-bit data + 22-bit address synchronous or asynchronous interface with external controller at up to

40.5 MHz

? Dedicated input for compressed audio and video in Packetized Elementary Stream (PES) or Elementary

Stream (ES) in byte wide or bit serial format. Accompanying strobe signals distinguish between audio

and video data. Transport stream error correction available.

? Audio and/or video can also be input via the CPU interface in PES or ES in 8 or 16-bit parallel format

? Single 27 or 40.5 MHz external clock for time base reference and internal processing. Internal system time

base at 90 kHz can be synchronized via CPU port. All required decoding and presentation clocks are generated internally.

? Flexible memory allocation under control of the external CPU enables optimized partitioning of memory for

different tasks

? Optimum compatibility with T-MIPS controller family (SAA7214, SAA7219 and successors)

? Boundary scan testing implemented

? External SDRAM self test

? Supply voltage: 3.3 V; package: SQFP208.

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
24+
NA/
4168
原厂直销,现货供应,账期支持!
询价
恩XP
24+
BGA
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
恩XP
24+
BGA
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
恩XP
23+
BGA
999999
原装正品现货量大可订货
询价
恩XP
25+23+
BGA
29215
绝对原装正品现货,全新深圳原装进口现货
询价
恩XP
22+
BGA
3000
原装正品,支持实单
询价
恩XP
25+
BGA
860000
明嘉莱只做原装正品现货
询价
PHI
24+
QFP208
5
询价
恩XP
19+
BGA
20000
840
询价
恩XP
22+
BGA
20000
原装现货,实单支持
询价