RC32012A数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF
RC32012A规格书详情
描述 Description
The RC32012A regenerates and distributes ultra-low jitter clock outputs and features up to 4 independent frequency domains that can be either locked to the external reference clock or locked to a free-run crystal or oscillator. Digital PLLs (DPLLs) support hitless reference switching between references from redundant timing sources. The device supports multiple independent timing channels for: IEEE 1588 clock synthesis; SyncE clock generation; jitter attenuation and radio clock generation including SYSREF generation for converters. Input-to-input, input-to-output and output-to-output phase skew can all be precisely managed. The device outputs ultra-low-jitter clocks that can directly synchronize SERDES running at up to 56Gbps; as well as CPRI/OBSAI, SONET/SDH ADC/DAC. The device is ideal for use in 100G/200G/400G/800G telecom switch line cards, fabric cards and wireless small cell applications.
To see other devices in this product family, visit the ClockMatrix Timing Solutions page.
特性 Features
• Two timing channels and four independent frequency domains
• Output jitter below 100fs RMS
• Digital PLLs (DPLLs) lock to any frequency from 0.5kHz to 1GHz
• DPLLs / Digitally Controlled Oscillators (DCOs) generate any frequency from 0.5Hz to 1GHz
• DCO outputs can be aligned in phase and frequency with the outputs of any DPLL or DCO
• Can be used as a jitter attenuator, clock generator, or synchronizer
• Reference monitors qualify/disqualify references depending on LOS, activity, frequency monitoring and/or LOS input pins
• Automatic reference selection state machines select the active reference for each DPLL based on the reference monitors, priority tables, revertive / non-revertive and other programmable settings
• Device requires a crystal oscillator or fundamental-mode crystal: 25MHz to 54MHz
• The device can configure itself automatically after reset via:
• Internal Customer-programmable One-Time Programmable memory
• Standard external I2C EPROM via separate I2C Master Port
应用 Application
• 200G/400G/800G 固定外形交换机解决方案
技术参数
- 制造商编号
:RC32012A
- 生产厂家
:Renesas
- Input Type
:HCSL
- Product Category
:FemtoClock NG
- Diff. Outputs
:12
- Outputs (#)
:24
- Output Type
:HSTL
- Output Voltage (V)
:1.2
- Input Freq (MHz)
:0.001 - 1000
- Phase Jitter Typ RMS (ps)
:0.15
- Output Freq Range (MHz)
:0.0000005 - 1000
- Fractional Output Dividers (#)
:6
- Core Voltage (V)
:2.5
- Output Banks (#)
:6
- Loop Bandwidth Range (Hz)
:0.0001 - 12000
- Xtal Freq (KHz)
:25 - 54
- Advanced Features
:1PPS
- Temp. Range
:-40 to 85°C
- Pkg. Dimensions (mm)
:10.0 x 10.0 x 1.0
- Pkg. Type
:VFQFPN
- Lead Count (#)
:72
- 105°C Max. Case Temp.
:No
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
2007+ |
5000 |
公司优势库存 热卖中! |
询价 | |||
SEH |
23+ |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | |||
RENESAS/瑞萨 |
25+ |
72-VFQFN |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
SAMSUNGPASSIVES |
2447 |
SMD |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
RENESAS |
22+ |
NA |
10000 |
原装正品支持实单 |
询价 | ||
三星 |
24+ |
贴片常规电阻 |
91270 |
大量原装现货供应 |
询价 | ||
RENESAS |
两年内 |
NA |
672 |
实单价格可谈 |
询价 | ||
SM |
24+ |
原厂封装 |
65250 |
支持样品,原装现货,提供技术支持! |
询价 | ||
RENESAS/瑞萨 |
2450+ |
NA |
8850 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | ||
RENESAS/瑞萨 |
24+ |
72-VFQFN |
47500 |
郑重承诺只做原装进口现货 |
询价 |