首页>PLMK04832SPAPSEP>规格书详情
PLMK04832SPAPSEP中文资料德州仪器数据手册PDF规格书
PLMK04832SPAPSEP规格书详情
1 Features
• VID#: V62/22612
– Total ionizing dose 30 krad (ELDRS-free)
– SEL immune >43 MeV × cm2/mg
– SEFI immune >43 MeV × cm2/mg
• Ambient temperature range: –55°C to 125°C
• Maximum clock output frequency: 3255 MHz
• Multi-mode: dual PLL, single PLL, and clock
distribution
• 6-GHz external VCO or distribution input
• Ultra-low noise, at 2500 MHz:
– 54-fs RMS jitter (12 kHz to 20 MHz)
– 64-fs RMS jitter (100 Hz to 20 MHz)
– –157.6-dBc/Hz noise floor
• Ultra-low noise, at 3200 MHz:
– 61-fs RMS jitter (12 kHz to 20 MHz)
– 67-fs RMS jitter (100 Hz to 100 MHz)
– –156.5-dBc/Hz noise floor
• PLL2
– PLL FOM of –230 dBc/Hz
– PLL 1/f of –128 dBc/Hz
– Phase detector rate up to 320 MHz
– Two integrated VCOs: 2440 to 2600 MHz
and 2945 to 3255 MHz
• Up to 14 differential device clocks
– CML, LVPECL, LCPECL, HSDS, LVDS, and
2xLVCMOS programmable outputs
• Up to 1 buffered VCXO/XO output
– LVPECL, LVDS, 2xLVCMOS programmable
• 1-1023 CLKOUT divider
• 1-8191 SYSREF divider
• 25-ps step analog delay for SYSREF clocks
• Digital delay and dynamic digital delay for device
clocks and SYSREF
• Holdover mode with PLL1
• 0-delay with PLL1 or PLL2
• High Reliability
– Controlled Baseline
– One Assembly/Test Site
– One Fabrication Site
– Extended Product Life Cycle
– Extended Product-Change Notification
– Product Traceability
2 Applications
• Communications payloads
• Radar imaging payload
• Command and data handling
3 Description
The LMK04832-SEP is a high performance clock
conditioner with JEDEC JESD204B/C support for
space applications.
The 14 clock outputs from PLL2 can be configured
to drive seven JESD204B/C converters or other logic
devices using device and SYSREF clocks. SYSREF
can be provided using both DC and AC coupling.
Not limited to JESD204B/C applications, each of the
14 outputs can be individually configured as highperformance
outputs for traditional clocking systems.
This device can be configured for operation in dual
PLL, single PLL, or clock distribution modes with or
without SYSREF generation or reclocking. PLL2 may
operate with either internal or external VCO.
The high performance combined with features like the
ability to trade off between power and performance,
dual VCOs, dynamic digital delay, and holdover allows
to provide flexible high performance clocking trees.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
TI |
2016+ |
HTSSOP16 |
2200 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
TI |
24+ |
SOT23-6 |
39500 |
进口原装现货 支持实单价优 |
询价 | ||
TI |
25+ |
(RXB) |
6000 |
原厂原装,价格优势 |
询价 | ||
ALTERA/阿尔特拉 |
2450+ |
9850 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | |||
TI(德州仪器) |
24+ |
NA/ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI |
24+ |
SMD |
15600 |
开关稳压器 |
询价 | ||
TI/德州仪器 |
23+ |
QFN |
6000 |
专业配单保证原装正品假一罚十 |
询价 | ||
23+ |
NA |
6800 |
原装正品,力挺实单 |
询价 | |||
Altera |
23+ |
OR 3000A |
8000 |
只做原装现货 |
询价 |