首页>PCA9517ADP>规格书详情

PCA9517ADP中文资料Level translating I2C-bus repeater数据手册恩XP规格书

PDF无图
厂商型号

PCA9517ADP

功能描述

Level translating I2C-bus repeater

制造商

恩XP

中文名称

N智浦

数据手册

下载地址下载地址二

更新时间

2025-9-26 14:38:00

人工找货

PCA9517ADP价格和库存,欢迎联系客服免费人工找货

PCA9517ADP规格书详情

描述 Description

The PCA9517A is a CMOS integrated circuit that provides level shifting between low voltage (down to 0.9 V) and higher voltage (2.7 V to 5.5 V) I²C-bus or SMBus applications. While retaining all the operating modes and features of the I²C-bus system during the level shifts, it also permits extension of the I²C-bus by providing bidirectional buffering for both the data (SDA) and the clock (SCL) lines, thus enabling two buses of 400 pF. Using the PCA9517A enables the system designer to isolate two halves of a bus for both voltage and capacitance. The SDA and SCL pins are overvoltage tolerant and are high-impedance when the PCA9517A is unpowered.
The 2.7 V to 5.5 V bus port B drivers behave much like the drivers on the PCA9515A device, while the adjustable voltage bus port A drivers drive more current and eliminate the static offset voltage. This results in a LOW on the port B translating into a nearly 0 V LOW on the port A which accommodates smaller voltage swings of lower voltage logic.
The static offset design of the port B PCA9517A I/O drivers prevent them from being connected to another device that has rise time accelerator including the PCA9510, PCA9511, PCA9512, PCA9513, PCA9514, PCA9515A, PCA9516A, PCA9517A (port B), or PCA9518. Port A of two or more PCA9517As can be connected together, however, to allow a star topography with port A on the common bus, and port A can be connected directly to any other buffer with static or dynamic offset voltage. Multiple PCA9517As can be connected in series, port A to port B, with no build-up in offset voltage with only time of flight delays to consider.
The PCA9517A drivers are not enabled unless VCC(A) is above 0.8 V and VCC(B) is above 2.5 V. The EN pin can also be used to turn the drivers on and off under system control. Caution should be observed to only change the state of the enable pin when the bus is idle.
The output pull-down on the port B internal buffer LOW is set for approximately 0.5 V, while the input threshold of the internal buffer is set about 70 mV lower (0.43 V). When the port B I/O is driven LOW internally, the LOW is not recognized as a LOW by the input. This prevents a lock-up condition from occurring. The output pull-down on port A drives a hard LOW and the input level is set at 0.3VCC(A) to accommodate the need for a lower LOW level in systems where the low voltage side supply voltage is as low as 0.9 V.
Table 1. PCA9517 and PCA9517A comparisonParameter
PCA9517[1]
PCA9517A[2]
electrostatic discharge, HBM
> 2 kV
> 5.5 kV
[1] PCA9517 will be discontinued in several years, so move to the PCA9517A for all new designs and systemupdates.
[2] The PCA9517A is an improved hot swap and ESD version of the PCA9517, but otherwise operatesidentically and should be used for all new designs and system updates.

特性 Features

2 channel, bidirectional buffer isolates capacitance and allows 400 pF on either side of the device
Voltage level translation from 0.9 V to 5.5 V and from 2.7 V to 5.5 V
Footprint and functional replacement for PCA9515/15A
I²C-bus and SMBus compatible
Active HIGH repeater enable input
Open-drain input/outputs
Lock-up free operation
Supports arbitration and clock stretching across the repeater
Accommodates Standard-mode and Fast-mode I²C-bus devices and multiple masters
Powered-off high-impedance I²C-bus pins
Port A operating supply voltage range of 0.9 V to 5.5 V
Port B operating supply voltage range of 2.7 V to 5.5 V
5 V tolerant I²C-bus and enable pins
0 Hz to 400 kHz clock frequency (the maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater)
ESD protection exceeds 5500 V HBM per JESD22-A114 and 1000 V CDM perJESD22-C101
Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
Packages offered: SO8, TSSOP8 and HWSON8

技术参数

  • 型号:

    PCA9517ADP

  • 功能描述:

    转换 - 电压电平 LEVEL TRANSL I2C BUS

  • RoHS:

  • 制造商:

    Micrel

  • 类型:

    CML/LVDS/LVPECL to LVCMOS/LVTTL

  • 传播延迟时间:

    1.9 ns

  • 电源电流:

    14 mA

  • 电源电压-最大:

    3.6 V

  • 电源电压-最小:

    3 V

  • 最大工作温度:

    + 85 C

  • 安装风格:

    SMD/SMT

  • 封装/箱体:

    MLF-8

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
21+
MSOP8
117644
询价
恩XP
2450+
MSOP
9850
只做原装正品现货或订货假一赔十!
询价
恩XP
18+
MSOP8
85600
保证进口原装可开17%增值税发票
询价
恩XP
22+
8TSSOP
9000
原厂渠道,现货配单
询价
恩XP
24+
MSOP-8
5000
只做原装 有挂有货 假一赔十
询价
恩XP
24+
TSSOP-8
18500
全网低价,原装原包
询价
恩XP
24+
sop
10150
NXP一级代理商原装进口现货,假一赔十
询价
恩XP
21+
SOIC8
20000
全新原装
询价
恩XP
1923+
MSOP8
6800
只做全新原装公司现货价格优惠可谈
询价
恩XP
2023+
MSOP8
2360
全新原装正品,优势价格
询价