首页>MPC603ECSLASHD>规格书详情

MPC603ECSLASHD中文资料恩智浦数据手册PDF规格书

MPC603ECSLASHD
厂商型号

MPC603ECSLASHD

功能描述

PowerPC 603™ RISC Microprocessor Hardware Specifications

文件大小

265.38 Kbytes

页面数量

31

生产厂商 NXP Semiconductors
企业简称

nxp恩智浦

中文名称

恩智浦半导体公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-5-25 19:00:00

人工找货

MPC603ECSLASHD价格和库存,欢迎联系客服免费人工找货

MPC603ECSLASHD规格书详情

Features

This section summarizes features of the 603’s implementation of the PowerPC architecture. Major features

of the 603 are as follows:

• High-performance, superscalar microprocessor

— As many as three instructions issued and retired per clock

— As many as five instructions in execution per clock

— Single-cycle execution for most instructions

— Pipelined FPU for all single-precision and most double-precision operations

• Five independent execution units and two register files

— BPU featuring static branch prediction

— A 32-bit IU

— Fully IEEE 754-compliant FPU for both single- and double-precision operations

— LSU for data transfer between data cache and GPRs and FPRs

— SRU that executes condition register (CR) and special-purpose register (SPR) instructions

— Thirty-two GPRs for integer operands

— Thirty-two FPRs for single- or double-precision operands

• High instruction and data throughput

— Zero-cycle branch capability (branch folding)

— Programmable static branch prediction on unresolved conditional branches

— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache

— A six-entry instruction queue that provides lookahead capability

— Independent pipelines with feed-forwarding that reduces data dependencies in hardware

— 8-Kbyte data cache—two-way set-associative, physically addressed; LRU replacement

algorithm

— 8-Kbyte instruction cache—two-way set-associative, physically addressed; LRU replacement

algorithm

— Cache write-back or write-through operation programmable on a per page or per block basis

— BPU that performs CR lookahead operations

— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte

segment size

— A 64-entry, two-way set-associative ITLB

— A 64-entry, two-way set-associative DTLB

— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks

— Software table search operations and updates supported through fast trap mechanism

— 52-bit virtual address; 32-bit physical address

• Facilities for enhanced system performance

— A 32- or 64-bit split-transaction external data bus with burst transfers

— Support for one-level address pipelining and out-of-order bus transactions

— Bus extensions for direct-store operations

• Integrated power management

— Low-power 3.3 volt design

— Internal processor/bus clock multiplier that provides 1/1, 2/1, 3/1 and 4/1 ratios

— Three power saving modes—doze, nap, and sleep

— Automatic dynamic power reduction when internal functional units are idle

• In-system testability and debugging features through JTAG boundary-scan capability

供应商 型号 品牌 批号 封装 库存 备注 价格
MOTO
24+
QFP
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
MOTOROLA
23+
QFP
4500
全新原装、诚信经营、公司现货销售!
询价
FREESCALE
22+
CQUAD2403131
2000
原装现货库存.价格优势
询价
MOT
24+
TQFP240
10000
自己现货
询价
FREESCALE
23+
NA
1218
原装正品代理渠道价格优势
询价
MOTO
24+
QFP
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
MOTOROLA
16+
QFP
791
进口原装现货/价格优势!
询价
ATMEL
24+
QFP
200
进口原装正品优势供应
询价
MOT
23+
QFP
65480
询价
MOTOROLA
2020+
BGA
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价