MPC601中文资料恩XP数据手册PDF规格书
MPC601规格书详情
PowerPC 601 Microprocessor Features
This section describes details of the 601’s implementation of the PowerPC architecture. Major features of
the 601 are as follows:
• High-performance, superscalar microprocessor
— As many as three instructions in execution per clock (one to each of the three execution units)
— Single clock cycle execution for most instructions
— Pipelined FPU for all single-precision and most double-precision operations
• Three independent execution units and two register files
— BPU featuring static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for both single- and double-precision operations
— Thirty-two GPRs for integer operands
— Thirty-two FPRs for single- or double-precision operands
• High instruction and data throughput
— Zero-cycle branch capability
— Programmable static branch prediction on unresolved conditional branches
— Instruction unit capable of fetching eight instructions per clock from the cache
— An eight-entry instruction queue that provides look-ahead capability
— Interlocked pipelines with feed-forwarding that control data dependencies in hardware
— Unified 32-Kbyte cache—eight-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
— Memory unit with a two-element read queue and a three-element write queue
— Run-time reordering of loads and stores
— BPU that performs condition register (CR) look-ahead operations
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 256-entry, two-way set-associative UTLB
— Four-entry BAT array providing 128-Kbyte to 8-Mbyte blocks
— Four-entry, first-level ITLB
— Hardware table search (caused by UTLB misses) through hashed page tables
— 52-bit virtual address; 32-bit physical address
• Facilities for enhanced system performance
— Bus speed defined as selectable division of operating frequency
— A 64-bit split-transaction external data bus with burst transfers
— Support for address pipelining and limited out-of-order bus transactions
— Snooped copyback queues for cache block (sector) copyback operations
— Bus extensions for I/O controller interface operations
— Multiprocessing support features that include the following:
– Hardware enforced, four-state cache coherency protocol (MESI)
– Separate port into cache tags for bus snooping
• In-system testability and debugging features through boundary-scan capability
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
E2V AEROSPACE & DEFENSE |
24+ |
CBGA |
15448 |
郑重承诺只做原装进口现货 |
询价 | ||
MOT |
00+ |
QFP |
14 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
MOT |
23+ |
QFP |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
MOTOROLA |
20+ |
1562 |
全新现货热卖中欢迎查询 |
询价 | |||
FREESCAL |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 | ||
FREESCAL |
26+ |
BGA |
19726 |
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订 |
询价 | ||
MOTOROLA/摩托罗拉 |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
MOTOROLA |
16+ |
QFP |
791 |
进口原装现货/价格优势! |
询价 | ||
MOTOROLA |
04+ |
QFP |
1 |
询价 | |||
FREESCALE |
25+ |
QFP |
4860 |
品牌专业分销商,可以零售 |
询价 |


