首页>MK50H28DIP>规格书详情
MK50H28DIP中文资料意法半导体数据手册PDF规格书
MK50H28DIP规格书详情
SECTION 2 - DESCRIPTION
The STMicroelectronics MK50H28 Multi-Logical Link Communications Controller is a CMOS VLSI device which provides link level data communications control for Frame Relay Applications on Permanent Virtual Circuits (PVCs). The MK50H28 will perform frame formating including: frame delimiting with flags, transparency (so-called ”bitstuffing”), plus FCS (CRC) generation and detection. It also supports Local Management Interface (LMI) protocol with the ”Optional Bidirectional Procedures” (Annex D, T1.617 - 1991 and T1.617a- 1994).
SECTION 1 - FEATURES
■ Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits(PVCs).
■ Optional Transparent Mode (no LMI Protocol Processing - all frame data received).
■ Local Management Link Protocol with optional Bi-directional message processing.
■ Detects and indicates service-affecting errors in the timing or content of events.
■ Programmable Timers/Counters: nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 and dN1 for the LMI/LIV channel.
■ Provides Error Counters for the LMI channel and Congestion Statistics for all the active channels.
■ LMI/LIV Frames can be transmitted/received on DLCI 0 or 1023.
■ Supports reception of up to 4 octets of address field with a maximum of 8192 active channels or DLCIs (Data Link Connection Identifiers)
■ Priority DLCI scheme for channels requiring higher rate of service.
■ Buffer Management includes:
- Initialization Block
- Address Look Up Table
- Context Table
- Separate Receive and Transmit Rings of variable size for each active channel
■ On chip DMA control with programmable burst length.
■ Handles all HDLC frame formatting:
- Zero bit insertion and deletion
- FCS (CRC) generation and detection
- Frame delimiting with flags
■ Programmable minimum frame spacing on transmission (1-62 flags between frames).
■ Selectable FCS (CRC) of 16 or 32 bits.
■ Testing Facilities: Internal Loopback, Silent
■ Loopback, Clockless Loopback, and Self Test.
■ System clock rates up to 25 MHz.
■ CMOS process; Fully compatible with both 8 and 16 bit systems; All inputs and outputs are TTL compatible.
■ Programmable for full or half duplex operation.
■ Pin-for-pin compatible and architecturally the same as the MK50H25 (X.25/LAPD) and MK50H27 (CCS#7).
产品属性
- 型号:
MK50H28DIP
- 制造商:
STMICROELECTRONICS
- 制造商全称:
STMicroelectronics
- 功能描述:
MULTI LOGICAL LINK FRAME RELAY CONTROLLER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
MOSTEK |
8650+ |
CDIP |
43 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
ST |
2017+ |
TO-252 |
6528 |
只做原装正品!假一赔十! |
询价 | ||
MOS |
24+/25+ |
120 |
原装正品现货库存价优 |
询价 | |||
ST |
23+ |
DIP |
9526 |
询价 | |||
ST |
NA |
8560 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
MOSTEK |
25+23+ |
DIP-16 |
6739 |
绝对原装正品全新进口深圳现货 |
询价 | ||
MOSTEK |
8317 |
DIP-16/陶瓷 |
19 |
原装现货海量库存欢迎咨询 |
询价 | ||
ST |
23+ |
PLCC |
16900 |
正规渠道,只有原装! |
询价 | ||
ST |
23+ |
PLCC52 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
IDT |
24+ |
22500 |
原装现货假一罚十 |
询价 |