首页>MK50H27DIP>规格书详情

MK50H27DIP中文资料意法半导体数据手册PDF规格书

MK50H27DIP
厂商型号

MK50H27DIP

功能描述

Signalling System 7 Link Controller

文件大小

417.61 Kbytes

页面数量

56

生产厂商 STMicroelectronics
企业简称

STMICROELECTRONICS意法半导体

中文名称

意法半导体集团官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-7-2 23:00:00

人工找货

MK50H27DIP价格和库存,欢迎联系客服免费人工找货

MK50H27DIP规格书详情

SECTION 2 - INTRODUCTION

The SGS - Thomson SS7 Signalling Link Controller (MK50H27) is a VLSI semiconductor device which provides a complete level 2 data communication control conforming to the CCITT, ANSI, BELLCORE, and AT&T versions of SS7, as well as options to allow conformance to TTC JT-Q703 (Japanese SS7). This includes signal unit formatting, transparency (so-called bit-stuffing), error recovery by two types of retransmission, error monitoring, sequence number control, link status control, and fill in signal unit generation.

SECTION 1 - FEATURES

■ Complete Level 2 Implementation of SS7.

■ Compatible with 1988 CCITT, AT&T, ANSI, and Bellcore Signalling System Number 7 link level protocols.

■ Optional operation to comply with Japanese TTC JT-Q703 specification requirements

■ Pin-for-pin and architecturally compatible with MK50H25 (X.25/LAPD), MK50H29 (SDLC), and MK50H28(Frame Relay).

■ System clock rates up to 33 MHz (MK50H27 - 33), or 25 MHz (MK50H27 - 25).

■ Data rate up to 4 Mbps continuous for SS7 protocol processing, 20 Mbps for transparent HDLC mode, or up to 51 Mbps bursted (gapped data clocks, non-continuous data).

■ On chip DMA control with programmable burst length.

■ DMA transfer rate of up to 13.3 Mbytes/sec using optional 5 SYSCLK DMA cycle (150 nS) at 33 MHz SYSCLK.

■ Buffer Management includes:

- Initialization Block

- Separate Receive and Transmit Rings

- Variable Descriptor Ring and Window Sizes.

■ Selectable BEC or PCR retransmission methods, including forced retransmission for PCR.

■ Handles all 7 SS7 Timers, plus the additional

■ Signal Unit interval timers for Japanese SS7.

■ Handles all SS7 frame formatting:

- Zero bit insert and delete

- FCS generation and detection

- Frame delimiting with flags

■ Programmable minimum Signal Unit spacing (number of flags between SU’s)

■ Handles all sequencing and link control.

■ Selectable FCS of 16 or 32 bits.

■ Testing Facilities:

- Internal Loopback

- Silent Loopback

- Optional Internal Data Clock Generation

- Self Test.

■ Programmable for full or half duplex operation Programmable Watchdog Timers for RCLK and TCLK (to detect absence of data clocks)

产品属性

  • 型号:

    MK50H27DIP

  • 制造商:

    STMICROELECTRONICS

  • 制造商全称:

    STMicroelectronics

  • 功能描述:

    Signalling System 7 Link Controller

供应商 型号 品牌 批号 封装 库存 备注 价格
ST/意法
24+
NA/
22
优势代理渠道,原装正品,可全系列订货开增值税票
询价
ST
24+
12
原装现货,可开13%税票
询价
ST
24+/25+
48
原装正品现货库存价优
询价
ST
1844+
DIP
9852
只做原装正品假一赔十为客户做到零风险!!
询价
ST
PLCC52
68500
一级代理 原装正品假一罚十价格优势长期供货
询价
ST/意法
23+
PLCC52
13000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
ST
23+
DIP
16900
正规渠道,只有原装!
询价
ST
23+
PLCC-52
9526
询价
ST优势
DIP48
394
正品原装--自家现货-实单可谈
询价
ST
24+
PLCC-52
4650
询价