首页>MC14042BFR2>规格书详情
MC14042BFR2中文资料安森美半导体数据手册PDF规格书
MC14042BFR2规格书详情
The MC14042B Quad Transparent Latch is constructed with MOS P−channel and N−channel enhancement mode devices in a single monolithic structure. Each latch has a separate data input, but all four latches share a common clock. The clock polarity (high or low) used to strobe data through the latches can be reversed using the polarity input. Information present at the data input is transferred to outputs Q and Q during the clock level which is determined by the polarity input. When the polarity input is in the logic “0” state, data is transferred during the low clock level, and when the polarity input is in the logic “1” state the transfer occurs during the high clock level.
特性 Features
• Buffered Data Inputs
• Common Clock
• Clock Polarity Control
• Q and Q Outputs
• Double Diode Input Protection
• Supply Voltage Range = 3.0 Vdc to 1 8 Vdc
• Capable of Driving Two Low−power TTL Loads or One Low−power
Schottky TTL Load Over the Rated Temperature Range
• Pb−Free Packages are Available*
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ON |
2016+ |
DIP16 |
6000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
MOTOROLA/摩托罗拉 |
23+ |
DIP |
90000 |
只做自库存深圳可交货 |
询价 | ||
MC14043BCL |
5 |
5 |
询价 | ||||
MOTOROLA/摩托罗拉 |
2402+ |
DIP16 |
8324 |
原装正品!实单价优! |
询价 | ||
ON |
17+ |
DIP |
6200 |
100%原装正品现货 |
询价 | ||
ON/安森美 |
25+ |
DIP |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
ON |
23+ |
SOP/DIP |
5000 |
原装正品,假一罚十 |
询价 | ||
24+ |
DIP |
7 |
询价 | ||||
ON Semiconductor(安森美) |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 | ||
MOT |
23+ |
DIP-16P |
12800 |
公司只有原装 欢迎来电咨询。 |
询价 |