首页>MC100EP139>规格书详情
MC100EP139数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

厂商型号 |
MC100EP139 |
参数属性 | MC100EP139 封装/外壳为20-TSSOP(0.173",4.40mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLK GEN ECL 2/4 4/5/6 20TSSOP |
功能描述 | 3.3 V / 5.0 V ECL ÷·2/4,÷·4/5/6 时钟生成器芯片 |
封装外壳 | 20-TSSOP(0.173",4.40mm 宽) |
制造商 | ONSEMI ON Semiconductor |
中文名称 | 安森美半导体 安森美半导体公司 |
数据手册 | |
更新时间 | 2025-8-9 18:12:00 |
人工找货 | MC100EP139价格和库存,欢迎联系客服免费人工找货 |
MC100EP139规格书详情
描述 Description
The MC10/100EP139 is a low skew divide by 2/4, divide by 4/5/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, LVPECL input signals. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLKbar input and bypassed to ground via a 0.01uF capacitor.The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple EP139s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one EP139, the MR pin need not be exercised as the internal divider design ensures synchronization between the divide by 2/4 and the divide by 4/5/6 outputs of a single device. All VCC and VEE pins must be externally connected to power supply to guarantee proper operation.The 100 Series contains temperature compensation.
特性 Features
• Maximum Frequency >1.0 GHz Typical
• 50ps Output-to-Output Skew
• PECL Mode Operating Range:VCC=3.0 V to 5.5 V withVEE = 0 V
• NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -5.5 V
• Open Input Default State
• Safety Clamp on Inputs
• Synchronous Enable/Disable
• Master Reset for Synchronization of Multiple Chips
• VBB Output
• Pb-Free Packages are Available
应用 Application
• Low-Clock Skew Generation
简介
MC100EP139属于集成电路(IC)的时钟发生器PLL频率合成器。由制造生产的MC100EP139时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。
技术参数
更多- 产品编号:
MC100EP139DTG
- 制造商:
onsemi
- 类别:
集成电路(IC) > 时钟发生器,PLL,频率合成器
- 系列:
100EP
- 包装:
卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带
- 类型:
时钟发生器
- PLL:
无
- 输入:
NECL,PECL
- 输出:
ECL
- 比率 - 输入:
1:4
- 差分 - 输入:
是/是
- 频率 - 最大值:
1GHz
- 分频器/倍频器:
是/无
- 电压 - 供电:
3V ~ 5.5V
- 工作温度:
-40°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
20-TSSOP(0.173",4.40mm 宽)
- 供应商器件封装:
20-TSSOP
- 描述:
IC CLK GEN ECL 2/4 4/5/6 20TSSOP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ON |
24+ |
SOP20 |
2568 |
原装优势!绝对公司现货 |
询价 | ||
ON |
2016+ |
TSSOP |
1545 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
ON |
0836+ |
SOP |
67 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
ON |
23+ |
SMD |
1990 |
原装正品现货 |
询价 | ||
ON2 |
23+ |
原厂原封 |
75 |
订货1周 原装正品 |
询价 | ||
ON(安森美) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
ON |
25+23+ |
TSSOP20 |
25562 |
绝对原装正品全新进口深圳现货 |
询价 | ||
ON |
23+ |
TSSOP20 |
12335 |
询价 | |||
ON |
25+ |
SMD |
4500 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
ON |
24+ |
TSSOP |
90000 |
一级代理商进口原装现货、假一罚十价格合理 |
询价 |