首页>M13S64164A-5TG>规格书详情
M13S64164A-5TG中文资料晶豪科技数据手册PDF规格书
M13S64164A-5TG规格书详情
特性 Features
• JEDEC Standard
• Internal pipelined double-data-rate architecture, two data access per clock cycle
• Bi-directional data strobe (DQS)
• On-chip DLL
• Differential clock inputs (CLK and CLK )
• DLL aligns DQ and DQS transition with CLK transition
• Quad bank operation
• CAS Latency : 2, 2.5, 3
• Burst Type : Sequential and Interleave
• Burst Length : 2, 4, 8
• All inputs except data & DM are sampled at the rising edge of the system clock(CLK)
• Data I/O transitions on both edges of data strobe (DQS)
• DQS is edge-aligned with data for reads; center-aligned with data for WRITE
• Data mask (DM) for write masking only
• For 2.5V parts, VDD = 2.3V ~ 2.7V, VDDQ = 2.3V ~ 2.7V
• Auto & Self refresh
• 64ms refresh period, 4K cycle
• SSTL-2 I/O interface
• 66pin TSOPII and 60 ball BGA package
产品属性
- 型号:
M13S64164A-5TG
- 制造商:
ESMT
- 制造商全称:
Elite Semiconductor Memory Technology Inc.
- 功能描述:
1M x 16 Bit x 4 Banks Double Data Rate SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ESMT |
24+ |
NA/ |
5021 |
原装现货,当天可交货,原型号开票 |
询价 | ||
ESMT |
25+ |
TSOP-66 |
65248 |
百分百原装现货 实单必成 |
询价 | ||
ESMT |
21+ |
TSOP-66 |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
ESMT |
1948+ |
SOP |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
ESMT |
25+23+ |
SOP |
23553 |
绝对原装正品全新进口深圳现货 |
询价 | ||
ESMT/晶豪科技 |
22+ |
TSOP-66 |
18000 |
原装正品 |
询价 | ||
ESMT |
24+ |
TSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
ESMT |
2447 |
SOP |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
ESMT |
22+ |
TSOP |
15000 |
原装现货,假一罚十 |
询价 | ||
ESMT |
15+ |
TSOP |
170 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 |