首页>LMK5B12212>规格书详情
LMK5B12212中文资料德州仪器数据手册PDF规格书
相关芯片规格书
更多- LMK5B12204
- LMK5B12204RGZR
- LMK5B12204RGZT
- LMK432BJ226MM-T
- LMK432BJ226MMT
- LMK3H0102V18RERR
- LMK3H0102V33RERR
- LMK3H0102V33RERT
- LMK3H0102V18RERT
- LMK3H2104A02LRGER
- LMK3H2104
- LMK3H0102V33RERR
- LMK3H0102V33RERR.A
- LMK3H0102V33RERR.B
- LMK3H0102V18RERR.A
- LMK3H0102V18RERR.B
- LMK3H0102TV1RGTRQ1
- LMK3H0102TV1RGTRQ1.A
LMK5B12212规格书详情
1 Features
• Ultra-low jitter BAW VCO based Ethernet clocks
– 13fs typical RMS jitter at 625MHz with 4MHz 1st
order high-pass filter (HPF)
– 24fs typical RMS jitter at 312.5MHz with 4MHz
1st order HPF
– 42fs typical/ 60fs maximum RMS jitter at
312.5MHz
– 47fs typical/ 65fs maximum RMS jitter at
156.25MHz
• 1 high-performance Digital Phase Locked Loop
(DPLL) with 2 Analog Phase Locked Loops
(APLLs)
– Programmable DPLL loop filter bandwidth from
1mHz to 4kHz
– < 1ppt DCO frequency adjustment step size
• 2 differential or single-ended DPLL inputs
– 1Hz (1PPS) to 800MHz input frequency
– Digital Holdover and Hitless Switching
• 12 differential outputs with programmable HSDS,
AC-LVPECL, LVDS and HSCL formats
– Up to 16 total frequency outputs when
configured with 6 LVCMOS frequency outputs
on OUT0_P/N, OUT1_P/N, GPIO1 and GPIO2
and 10 differential outputs on OUT2_P/N to
OUT11_P/N
– 1Hz (1PPS) to 1250MHz output frequency with
programmable swing and common mode
– PCIe Gen 1 to 6 compliant
• I2C or 3-wire/4-wire SPI
2 Applications
• Wired networking
– Inter/Intra DC interconnect
– Timing card, line card, fixed card (pizza box)
• SyncE (G.8262), SONET/SDH (Stratum 3/3E,
G.813, GR-1244, GR-253), IEEE-1588 PTP
secondary clock
• Jitter cleaning, wander attenuation, and reference
clock generation for 112G/224G PAM-4 SerDes
• 100G-800G data center switches, core routers,
edge routers, WLAN
• Data center and enterprise computing
– Smart Network Interface Card (NIC)
• Optical Transport Networks (OTN G.709)
• Broadband fixed line access
• Industrial
– Test and measurement
– Medical imaging
3 Description
The LMK5B12212 is a high-performance network
synchronizer and jitter cleaner designed to meet the
stringent requirements of ethernet-based networking
applications with < 5ns timing accuracy (class D).
The network synchronizer integrates a DPLL to
provide hitless switching and jitter attenuation with
programmable loop bandwidth (LBW) and no external
loop filters, maximizing flexibility and ease of use. The
DPLL phase locks an integrated APLL to the provided
reference input.
APLL1 features an ultra high performance PLL
with TI's proprietary Bulk Acoustic Wave (BAW)
technology (known as the BAW APLL) and can
generate 312.5MHz output clocks with 42fs typical /
60fs maximum RMS jitter irrespective of the DPLL
reference input frequency and jitter characteristics.
APLL2 provides for a second frequency and/or
synchronization domain.
Reference validation circuitry monitors the DPLL
reference clocks and performs a hitless switch
between inputs upon detecting a switchover event.
Zero-Delay Mode (ZDM) and phase cancellation can
be enabled to control the phase relationship from
input to outputs.
The device is fully programmable through I2C or SPI.
The integrated EEPROM can be used to customize
system start-up clocks. The device also features
factory default ROM profiles as fallback options.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
VQFN64(9x9) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI(德州仪器) |
24+ |
VQFN64(9x9) |
3238 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
询价 | |||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
询价 | |||
TI(德州仪器) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
询价 | ||
Texas Instruments |
25+ |
- |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
TI(德州仪器) |
VQFN-64(9x9) |
原装元器件供应配套服务商 |
12580 |
询价 | |||
Texas Instruments |
24+ |
6-QFM(7x5) |
56200 |
一级代理/放心采购 |
询价 | ||
TI(德州仪器) |
2511 |
VQFN-64(9x9) |
8790 |
电子元器件采购降本30%!原厂直采,砍掉中间差价 |
询价 |


