首页>KTM5030B0T>规格书详情
KTM5030B0T集成电路(IC)的视频处理规格书PDF中文资料

厂商型号 |
KTM5030B0T |
参数属性 | KTM5030B0T 封装/外壳为289-BGA;包装为托盘;类别为集成电路(IC)的视频处理;KTM5030B0T应用范围:视频显示器;产品描述:LINEAR VIDEO PROCESSING. USB TYP |
功能描述 | 转换器 |
丝印标识 | |
封装外壳 | 289-LFBGA / 289-BGA |
文件大小 |
429.94 Kbytes |
页面数量 |
6 页 |
生产厂商 | Kinetic Technologies. |
企业简称 |
KINETIC【芯凯电子】 |
中文名称 | 芯凯电子科技(上海)有限公司官网 |
原厂标识 | ![]() |
数据手册 | |
更新时间 | 2025-5-28 23:01:00 |
人工找货 | KTM5030B0T价格和库存,欢迎联系客服免费人工找货 |
KTM5030B0T规格书详情
KTM5030B0T属于集成电路(IC)的视频处理。由芯凯电子科技(上海)有限公司制造生产的KTM5030B0T视频处理一种集成电路 (IC) 半导体器件,设计用于在放大、增强、编码器和解码器(编解码器)、缓冲、校准、处理、信号调节、调制与解调、转换、传输、伽玛校正、切换、OSD、数字化和多路复用等应用中处理音频和/或视频信号。
Description
The KTM5030 is an advanced DisplayPort1.4a MST
hub with an integrated USB type-C de-multiplexer,
targeted primarily for Mobile Notebook accessory and
display applications. This device functions as a multistream
audio-video splitter and protocol converter with
an HDCP1.x/ HDCP2.3 repeater supporting both
compressed (DSC) and uncompressed AV streams.
KTM5030 has a DP alt-mode capable USB Type-C
Upstream Facing Port (UFP). The four high speed
lanes of UFP can receive DP1.4a MST audio-video
and USB3.2 Gen2 data streams simultaneously. The
input lane mapping is flexible and meets standard DP
or the USB Type-C connector with flip orientation
requirements. The incoming DP and USB signals are
de-multiplexed, retimed, and transmitted on the
Downstream Facing Ports (DFP). The KTM5030
consists of three AC coupled DP/DP++ or DC coupled
HDMI/DVI DFPs, each with four high-speed lanes and
one USB port with USB3.2 TX and RX pair. The
Stream Routing Logic in KTM5030 allows flexible
routing of incoming DP MST stream converted into any
combination of MST or SST streams on any of the DFP
video ports with link rate and lane count change
option. Also, the SST stream can be replicated on two
or more DFP ports. In addition, the DP SST stream
can be converted into a HDMI or DVI output (TMDS
signal format).
The combo receiver in KTM5030 supports all DP
standard data rates up to HBR3 (8.1 Gbps/lane) and
USB3.2 Gen1 (5.0 Gbps) and Gen2 (10.0 Gbps). The
dual mode (DP++) transmitters support DP standard
data rates up to 8.1 Gbps/lane and TMDS data rates
up to 6.0 Gbps/lane. The side-band channel uses 1.0
Mbps Manchester-coded AUX signaling for DP and
DDC signaling up to 100kbps for the HDMI interface.
KTM5030 is capable of processing up to six DP audiovideo
streams compressed or uncompressed. FEC
decoding and encoding is employed for the reliable
reception and transmission of DSC1.2a compressed
streams. These streams can be part of one single
large video timing or six independent video timings
from a single source with corresponding independent
multi-channel audio. The highest video timing per
stream and the number of streams transported is
limited by the DP1.4a and HDMI2.0 link bandwidth.
When the received DP MST stream is in DSC1.2a
compressed format, KTM5030 can decode the
streams (max two streams) or pass through to the
downstream sink or to another cascaded KTM5030
device. If a DP source sends an 8k4k60Hz
RGB/YCC444 DSC1.2a encoded video as four
4k2k60Hz MST, then two KTM5030 devices are
needed to decode all four streams. KTM5030 supports
both RGB 444 and YCC444/422/420 video pixel
encoding formats with a color depth up to 16 bpc (bits
per component or 48 bits per pixel). It has a pixel
processing unit capable of video pixel encoding format
conversion from RGB444 to YCC444 with bit depth
expansion and down scaling from YCC444 to
YCC422/420. Pixel format conversion along with
horizontal blanking expansion improves
interoperability and smooth rendering of CVT video
timings from a mobile PC on a consumer displays such
as TVs and projectors which supports only CEA
timings.
KTM5030 processes High Dynamic Range (HDR)
video content specified in BT601, BT709, BT2020,
BT2100 , Adobe RGB colorimetry format with the
proper metadata conversion from DP to HDMI. It also
offers secure reception and transmission of high
bandwidth digital audio and video content with
HDCP1.x or HDCP2.3 content protection. As a branch
device KTM5030 functions as a HDCP1.x and
HDCP2.3 repeater between the DP source and DP or
HDMI sink.
KTM5030 uses an external 25 MHz reference clock for
its operation. The reference clock can be generated
from a 25MHz crystal or from an external source. It has
a 300MHz ARM Cortex M3 CPU with on-chip
memories for code and data storage. The peripheral
subsystem includes SPI, UART (debug only), and I2C
master, slave interfaces. An internal Power-On Reset
(POR) circuit senses the voltage on the reset input and
provides the chip reset during system power-up. The
KTM5030 uses an external 16 Mbit SPI flash memory
for storing the RSA-2048 signed application firmware
with fail-safe recovery. At boot up, the CPU goes
through a secure boot process authenticating the
application code image stored in the SPI flash. It
supports both standard mode and quad mode SPI
operation. Firmware update for the SPI flash is done
securely through the DP AUX_CH or I2C host
interface (Secure In-System-Programming).
Features
• USB Type-C DisplayPort Alt-mode de-mux
Simultaneous USB3.2 Gen2 and 2 lanes DP1.4a
input OR 4 lanes DP1.4a input
Flip option for connector plug orientation
DP lane swap and polarity swap
• DisplayPort® (DP) ver.1.4a compliant receiver
Link rate 1.62 / 2.74 / 5.4 / 8.1Gbps
1, 2, or 4 lanes configuration
MST up to 6 streams (compressed /uncompressed)
FEC Decode
DSC Transport & Decode
AUX CH 1 Mbps
HPD_OUT
Adaptive receiver equalization
TPS4 EQ Phase LT support
Scrambling of main link data
De-spreading of link frequency
Video Stream Handling
■ RGB/ YCC 444/422/420 pixel format up to 16
bpc
■ Up to 1080 Mpix/sec dual pixel path
DPCD
■ DPCD data structure revision 1.4
■ DSC support capability & control
■ FEC capability & control
■ SST Split SDP capability
■ VSC_EXT_SDP for VESA & CTA
■ Protocol converter capability & control
■ Virtual DP Peer Device capability & control
■ CEC tunneling over AUX
Chainable SDP packets (2KB or more metadata
per stream)
Adaptive Sync SDP
PPS SDPAudio stream handling
■ Non-HBR Compressed Formats
• 2/8 ch layouts
• Up to 192kHz sample rates
• Dolby Digital, Digital+, Atmos
HBR Audio Formats
■ 8 ch layout
■ Up to 1536kHz sample rates
■ Dolby TrueHD, Atmos, DTS Master
■ LPCM Formats
■ 2/8/16/32 Ch
■ Up to 192kHz sample rates
■ 3D LPCM, speaker allocation & mapping
OneBit DSD Formats
■ 2/8 ch
■ Single & Double Rate
■ 12288 kHz sample rates
DST DSD Formats
■ Single/Double rate
■ Up to 22579.2kHz
Audio InfoFrame/ ACP/ ISRC/ Audio Metadata DI
packets
• Triple DP1.4a / HDMI2.0b (DP++) transmitters
DP mode
■ Lane count, Link rate conversion
■ Link rate 1.62 / 2.74 / 5.4 / 8.1Gbps
■ 1, 2, or 4 lanes configuration
■ DSC stream transport with FEC Encode
■ MST up to 6 streams (compressed /
uncompressed)
■ AUX CH 1 Mbps
■ 3.3V HPD_IN
HDMI mode
■ TX1 & TX3: VML AC coupled HDMI
■ TX2: CML DC-coupled HDMI
■ No External Level shifters needed
■ 600 MHz maximum TMDS character clock
■ TMDS character-clock divide_by_4 mode
■ HPD_IN (5V Tolerant)
■ DDC CH (5V Tolerant)
• HDMI 2.1 Features
Through 6GHz TMDS Mode
Supports 4k120Hz,4:2:0, 8bpc with Adaptive Sync
to VRR conversion
Dynamic HDR Metadata through Extended
Metadata Packet
Supports VRR, FVA, QMS, QFT, ALLM
Scrambler for DP/HDMI output
Programmable signal amplitude and edge rate
control
Programmable pre-emphasis control
Pixel format RGB / YCC 444/422/420
Deep color up to 16 bits per color
3D video timings
CEC support – snooping, tunneling
SCDC read request handling
Metadata handling
Conversion to DVI output
Link power management
• USB3.2 compliant re-timer
5Gbps and 10Gbps support
Spread spectrum clocking
LFPS polling and processing
Lane polarity inversion
Bit level re-timer for SS mode
SRIS (Separate Reference Clock Independent
SSC) for SSP mode
Adaptive Receiver Equalization
Multi-tap FIR EQ Transmitter Emphasis
• Video processing
MST to SST conversions or pass-through
SST lef-right separation
Color space conversion from RGB to YCC
Colorimetry support: BT2020, BT709, BT601, and
Adobe RGB
Color bit depth expansion (10 to 12 bits) 16 bits per
color pass through
DP to HDMI Stereoscopic 3D Transport
Frame sequential to stacked top-bottom conversion
Pass through of other 3D formats
Programmable coefficient 3x3 matrix
■ Programmable input offset
■ Programmable output offset
■ Programmable output clipping levels
Chroma down sampling
■ 5-tap H & V FIR filters with programmable
coefficients
■ 12 bits per color input width
■ 12 bits per color output width
■ YCbCr444 to YCbCr420 conversion
■ YCbCr444 to YCbCr422 conversion
Pass through for YCbCr444/422/420
Dual DSC1.2A stream decoding
1/2/4 Slice DSC1.2Aa RGB/YCC444/422/420 10-b
format support
FEC decoding / encoding
Video Horizontal blanking expansion
Pixel stream de-skewing
Adaptive Sync Video
• Max video resolution and color depth on DP output
uncompressed
■ 5K3K60Hz, RGB/YCbCr444, 8 bpc
■ 8K4K60Hz, YCbCr420 up to 8 bpc
■ 4K2K120Hz, RGB/YCbCr444, 8 bpc
• Max video resolution and color depth on DP output
compressed (DSC)
■ 8K4K60Hz, RGB/YCC444 up to 8 bpc
■ 5K3K60Hz, RGB/YCbCr444, 12 bpc
■ 4x 4K2K60Hz, RGB/YCbCr444, 8 bpc
• Max video resolution and color depth on HDMI TX
■ 4Kp60Hz, RGB/YCbCr444, 8 bpc
■ 4Kp60Hz, YCbCr420, up to 16 bpc
■ 4Kp30Hz, RGB/YCbCr444, up to 16 bpc
• Audio processing
Audio stream forwarding from DP RX to HDMI TX
Conversion to I2S or TDM audio output (8 CH)
Conversion to SPDIF audio output (2CH)
• HDCP support
HDCP1.3 to HDCP1.4 Repeater function
HDCP2.3 to HDCP1.4 Repeater function
HDCP2.3 to HDCP2.3 Repeater function
Read- protected embedded HDCP keys
• Enhanced security
Encrypted on-chip key storage
RSA-2048bit signed application firmware
Secure Boot & In-system Programming
Test, debug ports deactivation
• Metadata handling
HDMI TX DVI/HDMI mode setting (DPCD register)
YCbCr444-420 conversion (DPCD register)
IEC60958 BYTE3 channel status overwrite
CTA861G INFO FRAME generation
CTA861.3 HDR and Mastering InfoFrame
Chainable VSC_EXT SDP packing format
• ARM processor and peripheral controllers
ARM Cortex M3 core
SPI controller
I2C master, slave controller
On-Chip, RAM, ROM, OTP
• Device configuration options
Application FW stored in SPI flash
AUX CH, I2C host interface
• Internal video pattern generator
Configurable through vendor specific DPCD
registers
• EMI reduction support
Spread spectrum for DP input, output
Scrambler for DP and HDMI outputs
• Low power operation
860mW nominal operation with retimer
700mW nominal operation without retimer
Under 10mW Standby operation
• ESD specification
ESD: ±2kV HBM, 500 V CDM
• Package
289 LFBGA (12 x 12mm)
Halogen free Halogen free RoHS and Green
Compliant
• Power supply voltages
1.8V Analog and I/O, 0.95V Analog and core
产品属性
更多- 产品编号:
KTM5030B0T
- 制造商:
Kinetic Technologies
- 类别:
集成电路(IC) > 视频处理
- 包装:
托盘
- 功能:
转换器
- 应用:
视频显示器
- 标准:
DisplayPort 1.4a,HDMI 2.0
- 控制接口:
I²C,SPI
- 电压 - 供电:
1.8V
- 安装类型:
表面贴装型
- 封装/外壳:
289-BGA
- 供应商器件封装:
289-LFBGA(12x12)
- 描述:
LINEAR VIDEO PROCESSING. USB TYP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
LEAHKINN/力勤 |
24+ |
NA/ |
95 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
LEAHKINN |
24+ |
1401 |
990000 |
明嘉莱只做原装正品现货 |
询价 | ||
不明 |
20+ |
SOP28P |
36800 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
Leahkinn |
24+ |
BGA |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
KINGSTON |
1815+ |
PCS |
6528 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | ||
MEMOCOM |
24+ |
TSOP54 |
46184 |
只做原装进口现货 |
询价 | ||
Mueller |
新 |
5 |
全新原装 货期两周 |
询价 | |||
LEAHKINN |
24+ |
BGA |
27950 |
郑重承诺只做原装进口现货 |
询价 | ||
KGT |
6000 |
面议 |
19 |
DIP/SMD |
询价 | ||
MEMOCOM |
2023+ |
TSOP54 |
8635 |
一级代理优势现货,全新正品直营店 |
询价 |