首页>K4H561638A-TCB0>规格书详情
K4H561638A-TCB0中文资料三星数据手册PDF规格书
K4H561638A-TCB0规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H561638A-TCB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
24+ |
TSOP |
5000 |
全新原装正品,现货销售 |
询价 | ||
SAMSUNG |
23+ |
TSOP66 |
20000 |
全新原装假一赔十 |
询价 | ||
SAMSUNG/三星 |
24+ |
NA/ |
3648 |
原装现货,当天可交货,原型号开票 |
询价 | ||
SAMSUNG |
23+ |
TSOP66 |
8650 |
受权代理!全新原装现货特价热卖! |
询价 | ||
SAMSUNG |
24+ |
TSOP-56 |
25000 |
一级专营品牌全新原装热卖 |
询价 | ||
SAM |
24+/25+ |
12 |
原装正品现货库存价优 |
询价 | |||
SAMSANG |
19+ |
TSOP-56 |
256800 |
原厂代理渠道,每一颗芯片都可追溯原厂; |
询价 | ||
SAMSUNG |
24+ |
TSOP-56 |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
SAMSUNG |
12+ |
TSOP |
6 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
SAMSUNG |
2025+ |
TSSOP66 |
3768 |
全新原厂原装产品、公司现货销售 |
询价 |