首页>K4H560838D-TCB0>规格书详情
K4H560838D-TCB0中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H560838C-TLA0
- K4H560838D-TCA0
- K4H560838C-TCB0
- K4H560838D-TCA2
- K4H560838C-TCA2
- K4H560838C-TLA2
- K4H560838D-GCA2
- K4H560838D-GLB3
- K4H560838D-GCB0
- K4H560838D-NC/LB0
- K4H560838D-TC/LA0
- K4H560838D-TC/LB3
- K4H560838D-GLB0
- K4H560838D-GCB3
- K4H560838D-NC/LB3
- K4H560838D-TC/LA2
- K4H560838D-NC/LA0
- K4H560838D-TC/LB0
K4H560838D-TCB0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
2023+ |
3000 |
进口原装现货 |
询价 | ||||
SAMSUNG/三星 |
22+ |
TSOP66 |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
SAMSUNG |
2025+ |
TSSOP66 |
3768 |
全新原厂原装产品、公司现货销售 |
询价 | ||
SAMSUNG |
23+ |
TSOP |
7000 |
询价 | |||
SAMSUNG |
2023+ |
SMD |
5490 |
安罗世纪电子只做原装正品货 |
询价 | ||
SAMSUNG |
22+ |
TSOP |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG/三星 |
23+ |
TSOP-66 |
89630 |
当天发货全新原装现货 |
询价 | ||
SAMSUNG |
24+ |
TSOP |
100 |
原装现货假一罚十 |
询价 | ||
SAMSUNG |
24+ |
TSSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
SAMSUNG |
25+ |
SOP |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 |