首页>K4H560838D-TCA2>规格书详情
K4H560838D-TCA2中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H560838C-TLA0
- K4H560838D-TCA0
- K4H560838C-TCA0
- K4H560838C-TCB0
- K4H560838C-TCA2
- K4H560838C-TLA2
- K4H560838D-GCA2
- K4H560838D-GLB3
- K4H560838D-GCB0
- K4H560838D-NC/LB0
- K4H560838D-TC/LA0
- K4H560838D-TC/LB3
- K4H560838D-GLB0
- K4H560838D-GCB3
- K4H560838D-NC/LB3
- K4H560838D-TC/LA2
- K4H560838D-NC/LA0
- K4H560838D-TC/LB0
K4H560838D-TCA2规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H560838D-TCA2
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAM |
23+ |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | |||
SAMSUNG |
1923+ |
TSSOP |
9865 |
原装进口现货库存专业工厂研究所配单供货 |
询价 | ||
SAMSUNG |
25+ |
SOP |
2789 |
原装优势!绝对公司现货! |
询价 | ||
SAMSUNG? |
24+ |
TSOP? |
5000 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 | ||
SAMSUNG |
24+ |
TSOP |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
SAMSUNG |
22+ |
TSOP |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG |
24+ |
TSOP |
100 |
原装现货假一罚十 |
询价 | ||
SAMSUNG |
24+ |
TSSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
SAMSUNG/三星 |
24+ |
TSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
2023+ |
3000 |
进口原装现货 |
询价 |


