首页>K4H513238C-TCA0>规格书详情
K4H513238C-TCA0中文资料三星数据手册PDF规格书
K4H513238C-TCA0规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H513238C-TCA0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
专营SAMSUNG |
23+ |
TSOP |
3500 |
询价 | |||
SAMSUNG |
22+ |
TSOP |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG |
23+ |
TSSOP |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
SAMSUMG |
24+ |
TSOP |
35200 |
一级代理分销/放心采购 |
询价 | ||
SAMSUNG |
1923+ |
TSOP |
9865 |
原装进口现货库存专业工厂研究所配单供货 |
询价 | ||
SAMSUMG |
25+23+ |
TSOP |
39276 |
绝对原装正品全新进口深圳现货 |
询价 | ||
SAMSUNG/三星 |
2022+ |
11 |
全新原装 货期两周 |
询价 | |||
SAMSUNG |
6000 |
面议 |
19 |
DIP/SMD |
询价 | ||
专营SAMSUNG |
22+ |
SPANSION |
30000 |
十七年VIP会员,诚信经营,一手货源,原装正品可零售! |
询价 | ||
SAMSUNG |
2022+ |
TSOP |
20000 |
只做原装进口现货.假一罚十 |
询价 |