首页>K4H510838E-TLA2>规格书详情
K4H510838E-TLA2中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H510838E-TCA0
- K4H510838E-TCA2
- K4H510838D-TLB0
- K4H510838D-UC/LCC
- K4H510838D-UCC
- K4H510838D-UC/LB3
- K4H510838D-UC3
- K4H510838D-UC2
- K4H510838D-UC/LB0
- K4H510838D-UC/LB3
- K4H510838D-UC/LB0
- K4H510838D-UC/LCC
- K4H510838D-UC/LA2
- K4H510838E-TLA0
- K4H510838E-TCB0
- K4H510838D-UC/LA2
- K4H510838D-UC0
- K4H510838D-UCSLASHLA2
K4H510838E-TLA2规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H510838E-TLA2
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
24+ |
FBGA |
25500 |
授权代理直销,原厂原装现货,假一罚十,特价销售 |
询价 | ||
SAMSUNG/三星 |
18+ |
TSOP |
32417 |
全新原装现货,可出样品,可开增值税发票 |
询价 | ||
SAMSUNG |
TSOP66 |
2809 |
正品原装--自家现货-实单可谈 |
询价 | |||
SAMSUNG/三星 |
24+ |
FBGA |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
SAMSUNG |
22+ |
TSOP-66 |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG/三星 |
20+ |
TSOP-66 |
19570 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
SAMSUNG/三星 |
1824+ |
TSOP66 |
2592 |
原装现货专业代理,可以代拷程序 |
询价 | ||
SAMSUNG |
24+ |
TSOP66 |
9860 |
原装现货/放心购买 |
询价 | ||
SAMSUNG |
2016+ |
TSOP66 |
6523 |
只做原装正品现货!或订货! |
询价 | ||
SAMSUNG |
24+ |
TSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 |