首页>K4H510838B-TCSLASHLA2>规格书详情
K4H510838B-TCSLASHLA2中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H510838B-TCA2
- K4H510838A-TLB0
- K4H510838B-TCB0
- K4H510838B-TC/LA2
- K4H510838B-TC/LCC
- K4H510838B-TC/LB0
- K4H510838B-GC/LB3
- K4H510838B-GC/LB0
- K4H510838B-GC/LA2
- K4H510838B-NC/LCC
- K4H510838B-NC/LB3
- K4H510838B-NC/LB0
- K4H510838B-N
- K4H510838B-NC/LA2
- K4H510838B-GC/LCC
- K4H510838B-TCA0
- K4H510838B-TC/LB3
- K4H510838B-GCSLASHLA2
K4H510838B-TCSLASHLA2规格书详情
Key Features
• VDD : 2.5V ± 0.2V, VDDQ : 2.5V ± 0.2V for DDR266, 333
• VDD : 2.6V ± 0.1V, VDDQ : 2.6V ± 0.1V for DDR400
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe [DQS] (x4,x8) & [L(U)DQS] (x16)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency : DDR266(2, 2.5 Clock), DDR333(2.5 Clock), DDR400(3 Clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM for write masking only (x16)
• DM for write masking only (x4, x8)
• Auto & Self refresh
• 7.8us refresh interval(8K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II Pb-Free package
• RoHS compliant
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSANG |
19+ |
TSOP |
256800 |
原厂代理渠道,每一颗芯片都可追溯原厂; |
询价 | ||
SAMSUNG |
20+ |
TSSOP |
2960 |
诚信交易大量库存现货 |
询价 | ||
SAMSUNG/三星 |
24+ |
TSSOP |
25500 |
授权代理直销,原厂原装现货,假一罚十,特价销售 |
询价 | ||
SAMSUNG |
07+ |
TSOP |
46 |
普通 |
询价 | ||
SAMSUNG/三星 |
2402+ |
TSOP-66 |
8324 |
原装正品!实单价优! |
询价 | ||
SAMSUNG |
23+ |
TSSOP |
8890 |
价格优势/原装现货/客户至上/欢迎广大客户来电查询 |
询价 | ||
专营SAMSUNG |
23+ |
TSOP |
3500 |
询价 | |||
SAMSUMG |
24+ |
TSOP |
35200 |
一级代理分销/放心采购 |
询价 | ||
SAMSUNG/三星 |
24+ |
TSOP |
60000 |
询价 | |||
SAM |
23+ |
TSOP |
28610 |
询价 |