首页>K4H510838A-TLB0>规格书详情
K4H510838A-TLB0中文资料三星数据手册PDF规格书
相关芯片规格书
更多K4H510838A-TLB0规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H510838A-TLB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
FBGA |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
SAMSUNG/三星 |
2023+ |
SOP |
8635 |
一级代理优势现货,全新正品直营店 |
询价 | ||
SAMSUNG/三星 |
22+ |
TSOP66 |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
SAM |
23+ |
65480 |
询价 | ||||
SAMSUNG |
24+ |
TSOP |
2789 |
原装优势!绝对公司现货! |
询价 | ||
SAMSUNG/三星 |
24+ |
TSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
SAMSUNG |
24+ |
TSOP66 |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
SAMSANG |
19+ |
SOP |
256800 |
原厂代理渠道,每一颗芯片都可追溯原厂; |
询价 | ||
SAMSUNG/三星 |
23+ |
66TSOP |
5000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
SAM |
2447 |
TSOP2 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 |