首页>K4H510838A-TLB0>规格书详情
K4H510838A-TLB0中文资料三星数据手册PDF规格书
相关芯片规格书
更多K4H510838A-TLB0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H510838A-TLB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
2016+ |
FBGA |
6528 |
只做进口原装现货!或订货,假一赔十! |
询价 | ||
SAMSUNG |
22+ |
SOP |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG |
23+ |
TSOP |
5000 |
原装正品,假一罚十 |
询价 | ||
SAMSUNG |
24+ |
TSSOP |
30 |
询价 | |||
SAMSUNG |
24+ |
TSOP66 |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
SAMSUNG/三星 |
24+ |
TSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
SAM |
2447 |
TSOP2 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
SAMSUNG |
23+ |
SOP |
7000 |
询价 | |||
SAMSUNG |
2022+ |
TSOP |
20000 |
只做原装进口现货.假一罚十 |
询价 | ||
SAMSUNG/三星 |
2023+ |
SOP |
8635 |
一级代理优势现货,全新正品直营店 |
询价 |