首页>JM38510SLASH65352BDA.A>规格书详情
JM38510SLASH65352BDA.A中文资料德州仪器数据手册PDF规格书
相关芯片规格书
更多- JM38510SLASH65352BDA
- JM38510SLASH65352BDA
- JM38510SLASH65352BDA
- JM38510SLASH65352BCA.A
- JM38510SLASH65352BCA
- JM38510SLASH65352BCA
- JM38510SLASH65352BCA
- JM38510SLASH65352B2A.A
- JM38510SLASH65352B2A
- JM38510SLASH65352B2A
- JM38510SLASH65352B2A
- JM38510SLASH65308BFA
- JM38510SLASH65308BEA
- JM38510SLASH65308BEA
- JM38510SLASH65307BEA
- JM38510SLASH65305BEA
- JM38510SLASH65305BEA
- JM38510SLASH65304BEA
JM38510SLASH65352BDA.A规格书详情
1 Features
• Operating voltage range of 4.5 V to 5.5 V
• Outputs can drive up to 10 LSTTL loads
• Low power consumption, 40-μA max ICC
• Typical tpd = 17 ns
• ±4-mA output drive at 5 V
• Low input current of 1 μA max
• Inputs are TTL-voltage compatible
2 Description
The ’HCT74 devices contain two independent D-type
positive-edge-triggered flip-flops. A low level at the
preset (PRE) or clear (CLR) inputs sets or resets the
outputs, regardless of the levels of the other inputs.
When PRE and CLR are inactive (high), data at the
data (D) input meeting the setup time requirements
are transferred to the outputs on the positive-going
edge of the clock (CLK) pulse. Clock triggering occurs
at a voltage level and is not directly related to the
rise time of CLK. Following the hold-time interval, data
at the D input may be changed without affecting the
levels at the outputs.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TELEDYNE |
CAN8 |
6500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
VRN |
23+ |
65480 |
询价 | ||||
TI |
23+ |
N/A |
8000 |
只做原装现货 |
询价 | ||
TI |
23+ |
N/A |
7000 |
询价 | |||
TELEDYNE |
20+ |
原装 |
67500 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
FSC |
24+ |
14 |
询价 | ||||
TELEDYNE |
专业铁帽 |
600 |
原装铁帽专营,代理渠道量大可订货 |
询价 | |||
FOXCONN |
24+ |
原厂封装 |
3000 |
原装现货假一罚十 |
询价 | ||
24+ |
Relay |
177 |
现货供应 |
询价 | |||
VRN INTERNATIONA; |
25+ |
650 |
公司优势库存 热卖中! |
询价 |


