首页>ISPLSI5256VE-100LT100>规格书详情
ISPLSI5256VE-100LT100中文资料莱迪思数据手册PDF规格书
相关芯片规格书
更多- ISPLSI5256VA-100LB208
- ISPLSI5256VA-125LQ208
- ISPLSI5256VA-125LB272
- ISPLSI5256VA-125LB208
- ISPLSI5256VA-100LQ208
- ISPLSI5256VA-70LB272
- ISPLSI5256VA-70LB272I
- ISPLSI5256VA-70LQ208
- ISPLSI5256VA-70LB208
- ISPLSI5256VE-100LF256
- ISPLSI5256VE-100LF256I
- ISPLSI5256VE
- ISPLSI5256VE-100LB272I
- ISPLSI5256V-70LB272
- ISPLSI5256V-70LQ208
- ISPLSI5256V-100LB272
- ISPLSI5256V-70LB208
- ISPLSI5256V-125LB208
ISPLSI5256VE-100LT100规格书详情
ispLSI 5000VE Description
The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.
Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.
特性 Features
• Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 12000 PLD Gates / 256 Macrocells
— Up to 144 I/O Pins
— 256 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY
— fmax = 165 MHz Maximum Operating Frequency
— tpd = 6.0 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE
• ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and Registered Functions
— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks
— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell
产品属性
- 型号:
ISPLSI5256VE-100LT100
- 功能描述:
CPLD - 复杂可编程逻辑器件
- RoHS:
否
- 制造商:
Lattice
- 存储类型:
EEPROM
- 大电池数量:
128
- 最大工作频率:
333 MHz
- 延迟时间:
2.7 ns
- 可编程输入/输出端数量:
64
- 工作电源电压:
3.3 V
- 最大工作温度:
+ 90 C
- 最小工作温度:
0 C
- 封装/箱体:
TQFP-100
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
LATTICE |
23+ |
QFP-128 |
47393 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
询价 | ||
LATTICE |
25+ |
TQFP128 |
3000 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
LAT |
22+ |
QFP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
Lattice |
24+ |
QFP |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
LATTICE |
24+ |
QFP |
6980 |
原装现货,可开13%税票 |
询价 | ||
LATTICE |
22+ |
QFP |
2000 |
原装正品现货 |
询价 | ||
Lattice |
17+ |
6200 |
100%原装正品现货 |
询价 | |||
LATTICE |
05+ |
原厂原装 |
6301 |
只做全新原装真实现货供应 |
询价 | ||
LATTICE |
24+ |
QFP |
230 |
询价 | |||
LATTICE |
23+ |
BGA |
65480 |
询价 |