首页>ISPLSI5256VE-100LT100>规格书详情

ISPLSI5256VE-100LT100中文资料莱迪思数据手册PDF规格书

PDF无图
厂商型号

ISPLSI5256VE-100LT100

功能描述

In-System Programmable 3.3V SuperWIDE High Density PLD

文件大小

246.54 Kbytes

页面数量

24

生产厂商

Lattice

中文名称

莱迪思

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-1 8:02:00

人工找货

ISPLSI5256VE-100LT100价格和库存,欢迎联系客服免费人工找货

ISPLSI5256VE-100LT100规格书详情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

特性 Features

• Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 12000 PLD Gates / 256 Macrocells

— Up to 144 I/O Pins

— 256 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

• IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

• ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

产品属性

  • 型号:

    ISPLSI5256VE-100LT100

  • 功能描述:

    CPLD - 复杂可编程逻辑器件

  • RoHS:

  • 制造商:

    Lattice

  • 存储类型:

    EEPROM

  • 大电池数量:

    128

  • 最大工作频率:

    333 MHz

  • 延迟时间:

    2.7 ns

  • 可编程输入/输出端数量:

    64

  • 工作电源电压:

    3.3 V

  • 最大工作温度:

    + 90 C

  • 最小工作温度:

    0 C

  • 封装/箱体:

    TQFP-100

供应商 型号 品牌 批号 封装 库存 备注 价格
Lattice Semiconductor Corporat
21+
100-LQFP
90
100%进口原装!长期供应!绝对优势价格(诚信经营)
询价
LAT
24+
NA/
3700
原装现货,当天可交货,原型号开票
询价
LATTICE
20+
QFP
35830
原装优势主营型号-可开原型号增税票
询价
LATTICE
05+
原厂原装
6301
只做全新原装真实现货供应
询价
Lattice Semiconductor Corporat
23+
100-LQFP
11200
主营:汽车电子,停产物料,军工IC
询价
LATTICE
23+
QFP-128
47393
##公司主营品牌长期供应100%原装现货可含税提供技术
询价
LAT
2023+
QFP
6895
原厂全新正品旗舰店优势现货
询价
LATTICE
24+
NA
2700
只做原装正品现货 欢迎来电查询15919825718
询价
LATTICE/莱迪斯
2450+
9850
只做原装正品现货或订货假一赔十!
询价
LATTICE
23+
BGA
65480
询价