首页>ISPLSI5256VE-100LF256I>规格书详情

ISPLSI5256VE-100LF256I中文资料莱迪思数据手册PDF规格书

ISPLSI5256VE-100LF256I
厂商型号

ISPLSI5256VE-100LF256I

功能描述

In-System Programmable 3.3V SuperWIDE High Density PLD

文件大小

246.54 Kbytes

页面数量

24

生产厂商 Lattice Semiconductor
企业简称

LATTICE莱迪思

中文名称

莱迪思半导体公司官网

原厂标识
LATTICE
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-2 23:00:00

人工找货

ISPLSI5256VE-100LF256I价格和库存,欢迎联系客服免费人工找货

ISPLSI5256VE-100LF256I规格书详情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

特性 Features

• Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 12000 PLD Gates / 256 Macrocells

— Up to 144 I/O Pins

— 256 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

• IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

• ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

产品属性

  • 型号:

    ISPLSI5256VE-100LF256I

  • 功能描述:

    CPLD - 复杂可编程逻辑器件

  • RoHS:

  • 制造商:

    Lattice

  • 存储类型:

    EEPROM

  • 大电池数量:

    128

  • 最大工作频率:

    333 MHz

  • 延迟时间:

    2.7 ns

  • 可编程输入/输出端数量:

    64

  • 工作电源电压:

    3.3 V

  • 最大工作温度:

    + 90 C

  • 最小工作温度:

    0 C

  • 封装/箱体:

    TQFP-100

供应商 型号 品牌 批号 封装 库存 备注 价格
LATTE/莱迪斯
24+
NA/
65
优势代理渠道,原装正品,可全系列订货开增值税票
询价
ISPLSI5256VE-100LFN256I
80
80
询价
Lattice
17+
6200
100%原装正品现货
询价
LATTICE
2025+
TQFP
3685
全新原厂原装产品、公司现货销售
询价
LATTICE
23+
BGA
8000
只做原装现货
询价
LATTICE
23+
BGA
7000
询价
LATTICE/莱迪斯
23+
QFP
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
询价
LatticeSemiconductorCorp
24+
256-FPBGA(17x17)
66800
原厂授权一级代理,专注汽车、医疗、工业、新能源!
询价
Lattice Semiconductor Corporat
2022+
256-FPBGA(17x17)
38550
全新原装 支持表配单 中国著名电子元器件独立分销
询价
LAT
2023+
QFP
6895
原厂全新正品旗舰店优势现货
询价