首页>ISPLSI2064V-80LJ84>规格书详情

ISPLSI2064V-80LJ84中文资料PDF规格书

ISPLSI2064V-80LJ84
厂商型号

ISPLSI2064V-80LJ84

功能描述

3.3V High Density Programmable Logic

文件大小

179.68 Kbytes

页面数量

14

生产厂商 Lattice Semiconductor Corporation
企业简称

Lattice莱迪思

中文名称

莱迪思半导体官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2024-6-19 22:58:00

ISPLSI2064V-80LJ84规格书详情

Description

The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

• HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 100MHz Maximum Operating Frequency

— tpd = 7.5ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

产品属性

  • 型号:

    ISPLSI2064V-80LJ84

  • 制造商:

    LATTICE

  • 制造商全称:

    Lattice Semiconductor

  • 功能描述:

    3.3V High Density Programmable Logic

供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
2016+
QFP100
5500
只做原装,假一罚十,公司可开17%增值税发票!
询价
LATTICE
2020+
QFP
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
LATTICE/莱迪斯
22+
TQFP100
6521
只做原装正品现货!或订货假一赔十!
询价
LATTICE
NA
5650
一级代理 原装正品假一罚十价格优势长期供货
询价
LATTICE
22+
PLCC-84
4650
询价
Lattice
2138+
TQFP
8960
专营BGA,QFP原装现货,假一赔十
询价
Lattice
23+
TQFP
1011
全新原装现货
询价
Latice
23+
QFP
5
询价
Lattice
2023+
TQFP
80000
一级代理/分销渠道价格优势 十年芯程一路只做原装正品
询价
LATTICE/莱迪斯
2022
QFP
80000
原装现货,OEM渠道,欢迎咨询
询价