首页>ISPLSI2064V-60LJ84>规格书详情

ISPLSI2064V-60LJ84中文资料莱迪思数据手册PDF规格书

ISPLSI2064V-60LJ84
厂商型号

ISPLSI2064V-60LJ84

功能描述

3.3V High Density Programmable Logic

文件大小

179.68 Kbytes

页面数量

14

生产厂商 Lattice Semiconductor
企业简称

LATTICE莱迪思

中文名称

莱迪思半导体公司官网

原厂标识
LATTICE
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-5 16:08:00

人工找货

ISPLSI2064V-60LJ84价格和库存,欢迎联系客服免费人工找货

ISPLSI2064V-60LJ84规格书详情

描述 Description

The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

特性 Features

• HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 100MHz Maximum Operating Frequency

— tpd = 7.5ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

供应商 型号 品牌 批号 封装 库存 备注 价格
LATTICE
22+
QFP
12245
现货,原厂原装假一罚十!
询价
LATTICE
20+
QFP
500
样品可出,优势库存欢迎实单
询价
LATTICE
25+23+
TQFP
40443
绝对原装正品全新进口深圳现货
询价
LAT
23+
65480
询价
Lattice
24+
PLCC-84
2250
100%全新原装公司现货供应!随时可发货
询价
LATTICE
00+
QFP
227
全新原装进口自己库存优势
询价
LATTICE/莱迪斯
2450+
QFP100P
6540
只做原厂原装正品现货或订货!终端工厂可以申请样品!
询价
LATTICE
23+
TQFP-10
8560
受权代理!全新原装现货特价热卖!
询价
LATTICE
2138+
QFP
8960
专营BGA,QFP原装现货,假一赔十
询价
LATT
1999
TQFP/100
32
原装现货海量库存欢迎咨询
询价