首页 >ICS541>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

ICS541

PRELIMINARY INFORMATION PLL Clock Divider

The ICS541 is a cost effective way to produce a high quality clock output divided from a clock input. The chip accepts a clock input up to 135 MHz at 3.3 V, and by using proprietary Phase Locked Loop (PLL) techniques, produces a divide by 1, 2, 4, or 8 of the input clock. There are two outputs on

文件:59.89 Kbytes 页数:4 Pages

ICST

ICS541

PLL Clock Divider

The ICS541 is a cost effective way to produce a high quality clock output divided from a clock input. The chip accepts a clock input up to 135 MHz at 3.3 V, and by using proprietary Phase Locked Loop (PLL) techniques, produces a divide by 1, 2, 4, or 8 of the input clock. There are two outputs on th • Packaged in 8 pin SOIC\n• Low cost clock divider\n• Low skew (500ps) outputs. One is ÷ 2 of other.\n• Easy to use with other generators and buffers\n• Input clock frequency up to 135 MHz at 3.3 V\n• Input clock frequency up to 156 MHz at 5.0 V\n• Tolerant of poor input clock duty cycle, jitter.\n•;

Renesas

瑞萨

ICS541M

PRELIMINARY INFORMATION PLL Clock Divider

The ICS541 is a cost effective way to produce a high quality clock output divided from a clock input. The chip accepts a clock input up to 135 MHz at 3.3 V, and by using proprietary Phase Locked Loop (PLL) techniques, produces a divide by 1, 2, 4, or 8 of the input clock. There are two outputs on

文件:59.89 Kbytes 页数:4 Pages

ICST

ICS541MT

PRELIMINARY INFORMATION PLL Clock Divider

The ICS541 is a cost effective way to produce a high quality clock output divided from a clock input. The chip accepts a clock input up to 135 MHz at 3.3 V, and by using proprietary Phase Locked Loop (PLL) techniques, produces a divide by 1, 2, 4, or 8 of the input clock. There are two outputs on

文件:59.89 Kbytes 页数:4 Pages

ICST

854110AKILF

丝印:ICS54110AIL;Package:VFQFN;2.5V Differential LVDS Clock Buffer

General Description The ICS854110I is a high-performance differential LVDS clock fanout buffer. The device is designed for signal fanout of high-frequency, low phase-noise clock signals. The selected differential input signal is distributed to ten differential LVDS outputs. The ICS854110I is char

文件:851.22 Kbytes 页数:21 Pages

IDT

854110AKILFT

丝印:ICS54110AIL;Package:VFQFN;2.5V Differential LVDS Clock Buffer

General Description The ICS854110I is a high-performance differential LVDS clock fanout buffer. The device is designed for signal fanout of high-frequency, low phase-noise clock signals. The selected differential input signal is distributed to ten differential LVDS outputs. The ICS854110I is char

文件:851.22 Kbytes 页数:21 Pages

IDT

854110AYILF

丝印:ICS54110AIL;Package:LQFP;2.5V Differential LVDS Clock Buffer

General Description The ICS854110I is a high-performance differential LVDS clock fanout buffer. The device is designed for signal fanout of high-frequency, low phase-noise clock signals. The selected differential input signal is distributed to ten differential LVDS outputs. The ICS854110I is char

文件:851.22 Kbytes 页数:21 Pages

IDT

854110AYILFT

丝印:ICS54110AIL;Package:LQFP;2.5V Differential LVDS Clock Buffer

General Description The ICS854110I is a high-performance differential LVDS clock fanout buffer. The device is designed for signal fanout of high-frequency, low phase-noise clock signals. The selected differential input signal is distributed to ten differential LVDS outputs. The ICS854110I is char

文件:851.22 Kbytes 页数:21 Pages

IDT

详细参数

  • 型号:

    ICS541

  • 制造商:

    ICS

  • 制造商全称:

    ICS

  • 功能描述:

    PRELIMINARY INFORMATION PLL Clock Divider

供应商型号品牌批号封装库存备注价格
ICS
24+
SOP8
630
询价
INTEGRATEDCI
05+
原厂原装
4806
只做全新原装真实现货供应
询价
ICS
25+
SOP-8
2560
绝对原装!现货热卖!
询价
ICS
24+
SOP-8
5825
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
ICS
25+
SOP-8
2987
只售原装自家现货!诚信经营!欢迎来电!
询价
ICS
24+
SOP-8
9600
原装现货,优势供应,支持实单!
询价
ICS
23+
SOP8
50000
全新原装正品现货,支持订货
询价
ICS
2019+/2020+
SOP8
3000
原装正品现货库存
询价
ICS
2022+
SOP-8
1000
原厂代理 终端免费提供样品
询价
INTEGRATEDCIRCUITSYSTEMS
23+
53559
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
更多ICS541供应商 更新时间2025-10-11 16:30:00