首页>HY57V121620T-H>规格书详情
HY57V121620T-H中文资料海力士数据手册PDF规格书
HY57V121620T-H规格书详情
DESCRIPTION
The HY57V121620 is a 512-Mbit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V121620 is organized as 4banks of 8,388,608x16.
HY57V121620 is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
FEATURES
• Single 3.3±0.3V power supply
• All device pins are compatible with LVTTL interface
• JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
• All inputs and outputs referenced to positive edge of system clock
• Data mask function by UDQM, LDQM
• Internal four banks operation
• Auto refresh and self refresh
• 8192 refresh cycles / 64ms
• Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
• Programmable CAS Latency ; 2, 3 Clocks
产品属性
- 型号:
HY57V121620T-H
- 功能描述:
SDRAM|4X8MX16|CMOS|TSOP|54PIN|PLASTIC
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HY |
23+ |
SSOP |
3911 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
SKHYNIX |
09+ |
TSOP54 |
87 |
原装 |
询价 | ||
HYNIX/海力士 |
2447 |
TSOP |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
HITACHI |
2025+ |
TSOP54 |
32560 |
原装优势绝对有货 |
询价 | ||
HYNIX |
23+ |
TSOP/54 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
HYNIX |
24+ |
TSOP54 |
30 |
询价 | |||
HY |
2022+ |
SSOP |
8 |
原厂原装,假一罚十 |
询价 | ||
HYNIX |
23+24 |
TSOP54 |
9860 |
原装原盘原标,提供BOM一站式配单 |
询价 | ||
HY |
09+ |
SSOP |
8 |
询价 | |||
HY |
24+ |
TSSOP |
32650 |
一级代理/放心采购 |
询价 |