HS-3282中文资料CMOS ARINC Bus Interface Circuit数据手册Renesas规格书
HS-3282规格书详情
描述 Description
The HS-3282 is a high performance CMOS bus interface circuit that is intended to meet the requirements of ARINC Specification 429, and similar encoded, time multiplexed serial data protocols. This device is intended to be used with the HS-3182, a monolithic Dl bipolar differential line driver designed to meet the specifications of ARINC 429. The ARINC 429 bus interface circuit consists of two (2) receivers and a transmitter operating independently as shown in Figure 1. The two receivers operate at a frequency that is ten (10) times the receiver data rate, which can be the same or different from the transmitter data rate. Although the two receivers operate at the same frequency, they are functionally independent and each receives serial data asynchronously. The transmitter section of the ARINC bus interface circuit consists mainly of a First-In First-Out (FIFO) memory and timing circuit. The FIFO memory is used to hold up to eight (8) ARINC data words for transmission serially. The timing circuit is used to correctly separate each ARINC word as required by ARINC Specification 429. Even though ARINC Specification 429 specifies a 32-bit word, including parity, the HS-3282 can be programmed to also operate with a word length of 25 bits. The incoming receiver data word parity is checked, and a parity status is stored in the receiver latch and output on Pin BD08 during the 1st word. [A logic 0 indicates that an odd number of logic 1 s were received and stored; a logic 1 indicates that an even number of logic 1s were received and stored]. In the transmitter the parity generator will generate either odd or even parity depending upon the status of PARCK control signal. A logic 0 on BD12 will cause odd parity to be used in the output data stream. Versatility is provided in both the transmitter and receiver by the external clock input which allows the bus interface circuit to operate at data rates from 0 to 100 kilobits. The external clock must be ten (10) times the data rate to insure no data ambiguity. The ARINC bus interface circuit is fully guaranteed to support the data rates of ARINC specification 429 over both the voltage (±5%) and full military temperature range. It interfaces with UL, CMOS or NMOS support circuitry, and uses the standard 5-volt VCC supply.
特性 Features
• ARlNC Specification 429 Compatible
• Data Rates of 100 Kilobits or 12.5 Kilobits
• Separate Receiver and Transmitter Section
• Dual and Independent Receivers, Connecting Directly to ARINC Bus
• Serial to Parallel Receiver Data Conversion
• Parallel to Serial Transmitter Data Conversion
• Word Lengths of 25 or 32 Bits
• Parity Status of Received Data
• Generate Parity of Transmitter Data
• Automatic Word Gap Timer
• Single 5V Supply
• Low Power Dissipation
• Full Military Temperature Range
技术参数
- 制造商编号
:HS-3282
- 生产厂家
:Renesas
- Advanced Features
:ARINC Specification 429 Compliant
- Qualification Level
:QML Class Q (military)
- Lead Count (#)
:40
- Pkg. Type
:CERDIP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HSC |
24+ |
NA/ |
3591 |
原装现货,当天可交货,原型号开票 |
询价 | ||
HSC |
2450+ |
TQFP48 |
9850 |
只做原装正品现货或订货假一赔十! |
询价 | ||
HSC |
25+ |
QFP44 |
54658 |
百分百原装现货 实单必成 |
询价 | ||
HSC |
22+ |
QFP44 |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
HSC |
21+ |
TQFP44 |
1372 |
只做原装,绝对现货,原厂代理商渠道,欢迎电话微信查 |
询价 | ||
COSMOSIC |
24+/25+ |
850 |
原装正品现货库存价优 |
询价 | |||
HSC |
13+ |
TQFP44 |
341 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
FOSLINK |
24+ |
SOT23-6 |
393625 |
背光IC原装现货热卖中 |
询价 | ||
COSMOSIC |
2025+ |
SOP14 |
3665 |
全新原厂原装产品、公司现货销售 |
询价 | ||
COSMOSIC |
23+ |
SOP14 |
11500 |
原装现货,价格优势 |
询价 |