首页>HEF4035BF>规格书详情

HEF4035BF中文资料飞利浦数据手册PDF规格书

PDF无图
厂商型号

HEF4035BF

功能描述

4-bit universal shift register

文件大小

98.07 Kbytes

页面数量

8

生产厂商

PHI

中文名称

飞利浦

数据手册

下载地址一下载地址二

更新时间

2026-2-4 14:37:00

人工找货

HEF4035BF价格和库存,欢迎联系客服免费人工找货

HEF4035BF规格书详情

DESCRIPTION

The HEF4035B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs (P0 to P3), two synchronous serial data inputs (J, K), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions (O0 to O3), a true/complement input (T/C) and an overriding asynchronous master reset input (MR). Each register is of a D-type master-slave flip-flop.

Operation is synchronous (except for MR) and is edge-triggered on the LOW to HIGH transition of the CP input. When PE is HIGH, data is loaded into the register from P0 to P3 on the LOW to HIGH transition of CP.

When PE is LOW, data is shifted into the first register position from J and K and all the data in the register is shifted one position to the right on the LOW to HIGH transition of CP. D-type entry is obtained by interconnecting J and K. When J = HIGH and K = LOW the first stage is in the toggle mode. When J = LOW and K = HIGH the first stage is in the hold mode.

供应商 型号 品牌 批号 封装 库存 备注 价格
PH
26+
SOP
890000
一级总代理商原厂原装大批量现货 一站式服务
询价
PHI
24+
DIP20
8
询价
PHILLIPS
24+/25+
39
原装正品现货库存价优
询价
恩XP
25+
20-DIP(0.300 7.62mm)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
询价
PHI
22+
CDIP20
14008
原装正品
询价
PHI
25+
SMD20
3200
全新原装、诚信经营、公司现货销售
询价
652
23+
06+
65480
询价
PHI
22+
CDIP
8000
原装正品支持实单
询价
PHIL
24+
原厂原装
5850
ELE优势库存国外货源
询价
PHI
QQ咨询
CDIP
828
全新原装 研究所指定供货商
询价