HEF4035B中文资料飞利浦数据手册PDF规格书
替换型号
HEF4035B规格书详情
DESCRIPTION
The HEF4035B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs (P0 to P3), two synchronous serial data inputs (J, K), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions (O0 to O3), a true/complement input (T/C) and an overriding asynchronous master reset input (MR). Each register is of a D-type master-slave flip-flop.
Operation is synchronous (except for MR) and is edge-triggered on the LOW to HIGH transition of the CP input. When PE is HIGH, data is loaded into the register from P0 to P3 on the LOW to HIGH transition of CP.
When PE is LOW, data is shifted into the first register position from J and K and all the data in the register is shifted one position to the right on the LOW to HIGH transition of CP. D-type entry is obtained by interconnecting J and K. When J = HIGH and K = LOW the first stage is in the toggle mode. When J = LOW and K = HIGH the first stage is in the hold mode.
产品属性
- 型号:
HEF4035B
- 功能描述:
SHIFT REGISTER|CMOS|SOP|16PIN|PLASTIC
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
PHI |
24+ |
DIP-16 |
4 |
询价 | |||
PHILLIPS |
24+/25+ |
39 |
原装正品现货库存价优 |
询价 | |||
PHI |
22+ |
CDIP16 |
14008 |
原装正品 |
询价 | ||
恩XP |
23+ |
SOP16 |
3557 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
652 |
23+ |
06+ |
65480 |
询价 | |||
PHI |
22+ |
CDIP |
8000 |
原装正品支持实单 |
询价 | ||
PHIL |
24+ |
原厂原装 |
5850 |
ELE优势库存国外货源 |
询价 | ||
PHI |
25+ |
DIP |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
PHI |
QQ咨询 |
CDIP |
824 |
全新原装 研究所指定供货商 |
询价 | ||
PHI |
23+ |
SMD20 |
3700 |
绝对全新原装!现货!特价!请放心订购! |
询价 |


