首页>HEF40163BP>规格书详情
HEF40163BP中文资料飞利浦数据手册PDF规格书
HEF40163BP规格书详情
DESCRIPTION
The HEF40163B is a fully synchronous edge-triggered 4-bit binary counter with a clock input (CP), four synchronous parallel data inputs (P0 to P3), four synchronous mode control inputs (parallel enable (PE), count enable parallel (CEP), count enable trickle (CET) and synchronous reset (SR)), buffered outputs from all four bit positions (O0 to O3) and a terminal count output (TC).
Operation is fully synchronous and occurs on the LOW to HIGH transition of CP. When PE is LOW, the next LOW to HIGH transition of CP loads data into the counter from P0 to P3. When PE is HIGH, the next LOW to HIGH transition of CP advances the counter to its next state only if both CEP and CET are HIGH; otherwise no change occurs in the state of the counter. TC is HIGH when the state of the counter is 15 (O0 to O3 = HIGH) and when CET is HIGH. A LOW on SR sets all outputs (O0 to O3 and TC) LOW on the next LOW to HIGH transition of CP, independent of the state of all other synchronous mode control inputs (CEP, CET and PE). Multistage synchronous counting is possible without additional components by using a carry look-ahead counting technique; in this case, TC is used to enable successive cascaded stages. CEP, CET, PE and SR must be stable only during the set-up time before the LOW to HIGH transition of CP.
产品属性
- 型号:
HEF40163BP
- 功能描述:
Synchronous Up Counter
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHI |
24+ |
NA/ |
594 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
PHI |
22+ |
DIP |
8000 |
原装正品支持实单 |
询价 | ||
PHI |
24+ |
DIP14 |
1 |
询价 | |||
NEXPERIA/安世 |
25+ |
SOT27 |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
恩XP |
23+ |
CDIP |
5000 |
原装正品,假一罚十 |
询价 | ||
恩XP |
22+ |
DIP |
18000 |
原装正品 |
询价 | ||
N/A |
2447 |
SMD |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
S |
23+ |
84+ |
6500 |
专注配单,只做原装进口现货 |
询价 | ||
恩XP |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
PH |
1922+ |
DIP |
8200 |
莱克讯原厂货源每一片都来自原厂原装现货薄利多 |
询价 |