HEF40161B数据手册恩XP中文资料规格书
HEF40161B规格书详情
描述 Description
DESCRIPTION
The HEF40161B is a fully synchronous edge-triggered 4-bit binary counter with a clock input (CP), an overriding asynchronous master reset (MR), four parallel data inputs (P0 to P3), three synchronous mode control inputs (parallel enable (PE), count enable parallel (CEP) and count enable trickle (CET)), buffered outputs from all four bit positions (O0 to O3) and a terminal count output (TC).
Operation is fully synchronous (except for the MR input) and occurs on the LOW to HIGH transition of CP. When PE is LOW, the next LOW to HIGH transition of CP loads data into the counter from P0 to P3 regardless of the levels of CEP and CET inputs.
When PE is HIGH, the next LOW to HIGH transition of CP advances the counter to its next state only if both CEP and CET are HIGH; otherwise, no change occurs in the state of the counter. TC is HIGH when the state of the counter is 15 (O1 to O3 = HIGH) and when CET is HIGH. A LOW on MR sets all outputs (O0 to O3 and TC) LOW, independent of the state of all other inputs. Multistage synchronous counting is possible without additional components by using a carry look-ahead counting technique; in this case, TC is used to enable successive cascaded stages. CEP, CET and PE must be stable only during the set-up time before the LOW to HIGH transition of CP.
技术参数
- 型号:
HEF40161B
- 功能描述:
Synchronous Up Counter
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHI |
24+ |
NA/ |
9250 |
原装现货,当天可交货,原型号开票 |
询价 | ||
PHI |
20+ |
DIP16P |
36800 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
PHI |
1815+ |
SOP16-3.9 |
6528 |
只做原装正品现货!或订货,假一赔十! |
询价 | ||
RCA |
84+ |
DIP |
159 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
PHI |
23+ |
65480 |
询价 | ||||
PHI |
2015+ |
DIP16 |
19889 |
一级代理原装现货,特价热卖! |
询价 | ||
PHI |
23+ |
SO-16 |
12300 |
询价 | |||
原厂 |
NA |
8650 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
PHI |
22+ |
SOP |
8000 |
原装正品支持实单 |
询价 | ||
PHI |
25+ |
SOP16 |
4500 |
全新原装、诚信经营、公司现货销售 |
询价 |