首页>HD74CDC2510B>规格书详情
HD74CDC2510B中文资料3.3-V Phase-lock Loop Clock Driver数据手册Renesas规格书
HD74CDC2510B规格书详情
描述 Description
The HD74CDC2510B is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The HD74CDC2510B operates at 3.3 V VCC and is designed to drive up to five clock loads per output.
特性 Features
• Meets “PC SDRAM registered DIMM design support document, Rev. 1.2”
• Phase-lock loop clock distribution for synchronous DRAM applications
• External feedback (FBIN) pin is used to synchronize the outputs to the clock input
• No external RC network required
• Support spread spectrum clock (SSC) synthesizers
技术参数
- 型号:
HD74CDC2510B
- 制造商:
Renesas Electronics Corporation
- 功能描述:
FACT - Tape and Reel
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HITACHI/日立 |
24+ |
NA/ |
1743 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
HAT |
2450+ |
TSSOP24 |
6540 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
HIT |
24+ |
TSSOP24 |
100 |
询价 | |||
HIT |
20+ |
SOP |
2960 |
诚信交易大量库存现货 |
询价 | ||
HIT |
2015+ |
SOP/DIP |
19889 |
一级代理原装现货,特价热卖! |
询价 | ||
RENESAS |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
HIT |
23+ |
SOP.16 |
5000 |
原装正品,假一罚十 |
询价 | ||
HITACHI/日立 |
22+ |
TSSOP24L |
14008 |
原装正品 |
询价 | ||
HITACHI |
2023+ |
SOP-24 |
50000 |
原装现货 |
询价 | ||
HITACHISEMIC |
06+ |
原厂原装 |
7270 |
只做全新原装真实现货供应 |
询价 |