首页>GTLP16617MEA>规格书详情
GTLP16617MEA中文资料17-Bit TTL/GTLP Synchronous Bus Transceiver with Buffered Clock数据手册ONSEMI规格书

厂商型号 |
GTLP16617MEA |
参数属性 | GTLP16617MEA 封装/外壳为56-BSSOP(0.295",7.50mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的缓冲器驱动器接收器收发器;产品描述:IC TXRX NON-INVERT 3.45V 56SSOP |
功能描述 | 17-Bit TTL/GTLP Synchronous Bus Transceiver with Buffered Clock |
封装外壳 | 56-BSSOP(0.295",7.50mm 宽) |
制造商 | ONSEMI ON Semiconductor |
中文名称 | 安森美半导体 |
数据手册 | |
更新时间 | 2025-9-26 16:30:00 |
人工找货 | GTLP16617MEA价格和库存,欢迎联系客服免费人工找货 |
GTLP16617MEA规格书详情
描述 Description
General Description
The GTLP16617 is a 17-bit registered synchronous bus transceiver that provides TTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data flow and provides a buffered GTLP (CLKOUT) clock output from the TTL CLKAB. The device provides a high speed interface between cards operating at TTL logic levels and a backplane operating at GTLP logic levels.
High speed backplane operation is a direct result of GTLP’s reduced output swing (<1V), reduced input thresh old levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver logic (GTL) JEDEC standard JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver threshold. GTLP output LOW level is typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V.
特性 Features
■ Bidirectional interface between GTLP and TTL logic levels
■ Designed with edge rate control circuitry to reduce output noise on the GTLP port
■ VREF pin provides external supply reference voltage for receiver threshold adjustibility
■ Special PVT compensation circuitry to provide consistent performance over variations of process, supply voltage and temperature
■ TTL compatible driver and control inputs
■ Designed using Fairchild advanced CMOS technology
■ Bushold data inputs on the A port eliminates the need for external pull-up resistors on unused inputs.
■ Power up/down and power off high impedance for live insertion
■ 5 V tolerant inputs and outputs on the LVTTL port
■ Open drain on GTLP to support wired-or connection
■ Flow through pinout optimizes PCB layout
■ D-type flip-flop, latch and transparent data paths
■ A Port source/sink −32 mA/+32 mA
■ GTLP Buffered CLKAB signal available (CLKOUT)
简介
GTLP16617MEA属于集成电路(IC)的缓冲器驱动器接收器收发器。由制造生产的GTLP16617MEA缓冲器,驱动器,接收器,收发器逻辑缓冲器、驱动器、接收器和收发器允许隔离对某个电路的逻辑信号的访问,以用于另一电路。缓冲器将其输入信号(不变或反相)传递到其输出,并可能用于清除弱信号或驱动负载。在布尔逻辑仿真器中,缓冲器主要用于增加传播延迟。逻辑接收器和收发器允许在数据总线之间进行隔离通信。
技术参数
更多- 产品编号:
GTLP16617MEAX
- 制造商:
onsemi
- 类别:
集成电路(IC) > 缓冲器,驱动器,接收器,收发器
- 包装:
卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带
- 逻辑类型:
收发器,非反相
- 每个元件位数:
17
- 输出类型:
三态
- 电流 - 输出高、低:
32mA,32mA
- 电压 - 供电:
3.15V ~ 3.45V
- 工作温度:
-40°C ~ 85°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
56-BSSOP(0.295",7.50mm 宽)
- 供应商器件封装:
56-SSOP
- 描述:
IC TXRX NON-INVERT 3.45V 56SSOP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FAI |
24+ |
TSSOP |
811 |
询价 | |||
FAIRCHILD |
25+ |
B7(TSSOP) |
2560 |
绝对原装!现货热卖! |
询价 | ||
FAIRCHILD |
20+ |
TSSOP56 |
2960 |
诚信交易大量库存现货 |
询价 | ||
FAIRCHIL |
2025+ |
TSSOP-56 |
3565 |
全新原厂原装产品、公司现货销售 |
询价 | ||
FAI |
23+ |
TSSOP |
12800 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
询价 | ||
onsemi |
25+ |
56-BSSOP(0.295 7.50mm 宽) |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
Fairchild/ON |
22+ |
56SSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
FAIRCHILD/仙童 |
2450+ |
TSSOP56 |
6540 |
只做原厂原装正品终端客户免费申请样品 |
询价 | ||
NS |
23+ |
TSSOP56 |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
FAIRCHILD/仙童 |
25+ |
TSSOP56 |
628 |
全新原装正品支持含税 |
询价 |