首页>GAL20V8B-7LP>规格书详情

GAL20V8B-7LP中文资料莱迪思数据手册PDF规格书

GAL20V8B-7LP
厂商型号

GAL20V8B-7LP

功能描述

High Performance E2CMOS PLD Generic Array Logic

文件大小

308.03 Kbytes

页面数量

23

生产厂商 Lattice Semiconductor
企业简称

LATTICE莱迪思

中文名称

莱迪思半导体公司官网

原厂标识
LATTICE
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-3 20:00:00

人工找货

GAL20V8B-7LP价格和库存,欢迎联系客服免费人工找货

GAL20V8B-7LP规格书详情

描述 Description

The GAL20V8C, at 5ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently.

The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL20V8 are the PAL architectures listed in the table of the macrocell description section. GAL20V8 devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility.

特性 Features

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

— 5 ns Maximum Propagation Delay

— Fmax = 166 MHz

— 4 ns Maximum from Clock Input to Data Output

— UltraMOS® Advanced CMOS Technology

• 50 to 75 REDUCTION IN POWER FROM BIPOLAR

— 75mA Typ Icc on Low Power Device

— 45mA Typ Icc on Quarter Power Device

• ACTIVE PULL-UPS ON ALL PINS

• E2 CELL TECHNOLOGY

— Reconfigurable Logic

— Reprogrammable Cells

— 100 Tested/100 Yields

— High Speed Electrical Erasure (<100ms)

— 20 Year Data Retention

• EIGHT OUTPUT LOGIC MACROCELLS

— Maximum Flexibility for Complex Logic Designs

— Programmable Output Polarity

— Also Emulates 24-pin PAL® Devices with Full Function/Fuse Map/Parametric Compatibility

• PRELOAD AND POWER-ON RESET OF ALL REGISTERS

— 100 Functional Testability

• APPLICATIONS INCLUDE:

— DMA Control

— State Machine Control

— High Speed Graphics Processing

— Standard Logic Speed Upgrade

产品属性

  • 型号:

    GAL20V8B-7LP

  • 功能描述:

    SPLD - 简单可编程逻辑器件 HI PERF E2CMOS PLD

  • RoHS:

  • 制造商:

    Texas Instruments

  • 逻辑系列:

    TICPAL22V10Z

  • 大电池数量:

    10

  • 最大工作频率:

    66 MHz

  • 延迟时间:

    25 ns

  • 工作电源电压:

    4.75 V to 5.25 V

  • 电源电流:

    100 uA

  • 最大工作温度:

    + 75 C

  • 最小工作温度:

    0 C

  • 安装风格:

    Through Hole

  • 封装/箱体:

    DIP-24

供应商 型号 品牌 批号 封装 库存 备注 价格
LATTE/莱迪斯
24+
NA/
3284
原装现货,当天可交货,原型号开票
询价
Lattice
25+
DIP
404
原装正品,假一罚十!
询价
LATTICE/莱迪斯
1948+
DIP24
6852
只做原装正品现货!或订货假一赔十!
询价
24+
DIP
3
询价
Lattice
36
公司优势库存 热卖中!!
询价
Lattice
22+
DIP
5000
进口原装!现货库存
询价
Lattice
17+
DIP
6200
100%原装正品现货
询价
LATTICE
23+
DIP
5000
原装正品,假一罚十
询价
LATTICE/莱迪斯
22+
DIP24
15330
原装正品
询价
LATTICE
2022+
DIP24
20000
只做原装进口现货.假一罚十
询价