首页>GAL18V10-15LP>规格书详情
GAL18V10-15LP中文资料莱迪思数据手册PDF规格书
GAL18V10-15LP规格书详情
描述 Description
The GAL18V10, at 7.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide a very flexible 20-pin PLD. CMOS circuitry allows the GAL18V10 to consume much less power when compared to its bipolar counterparts. The E2 technology offers high speed (
特性 Features
• HIGH PERFORMANCE E2CMOS®TECHNOLOGY
— 7.5 ns Maximum Propagation Delay
— Fmax = 111 MHz
— 5.5 ns Maximum from Clock Input to Data Output
— TTL Compatible 16 mA Outputs
— UltraMOS® Advanced CMOS Technology
• LOW POWER CMOS
— 75 mA Typical Icc
• ACTIVE PULL-UPS ON ALL PINS
• E2CELL TECHNOLOGY
— Reconfigurable Logic
— Reprogrammable Cells
— 100 Tested/100 Yields
— High Speed Electrical Erasure (<100ms)
— 20 Year Data Retention
• TEN OUTPUT LOGIC MACROCELLS
— Uses Standard 22V10 Macrocell Architecture
— Maximum Flexibility for Complex Logic Designs
• PRELOAD AND POWER-ON RESET OF REGISTERS
— 100 Functional Testability
• APPLICATIONS INCLUDE:
— DMA Control
— State Machine Control
— High Speed Graphics Processing
— Standard Logic Speed Upgrade
• ELECTRONIC SIGNATURE FOR IDENTIFICATION
产品属性
- 型号:
GAL18V10-15LP
- 制造商:
LATTICE
- 制造商全称:
Lattice Semiconductor
- 功能描述:
High Performance E2CMOS PLD Generic Array Logic
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
LATTE/莱迪斯 |
24+ |
NA/ |
50 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
LATTICE |
25+ |
DIP |
208 |
原装正品,假一罚十! |
询价 | ||
LAI |
24+ |
DIP |
2 |
询价 | |||
LATTICE |
2016+ |
DIP |
3000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
Lattice |
25+ |
19 |
公司优势库存 热卖中!! |
询价 | |||
LATTICE |
22+ |
DIP |
5000 |
进口原装!现货库存 |
询价 | ||
LATTICE |
23+ |
PLCC |
5000 |
原装正品,假一罚十 |
询价 | ||
LATTICE/莱迪斯 |
24+ |
PLCC |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
LATTICE |
18+ |
DIP20 |
85600 |
保证进口原装可开17%增值税发票 |
询价 | ||
最新 |
2000 |
原装正品现货 |
询价 |


