首页>DSP56853FG120>规格书详情

DSP56853FG120中文资料恩XP数据手册PDF规格书

DSP56853FG120
厂商型号

DSP56853FG120

功能描述

16-bit Digital Signal Controllers

文件大小

2.51906 Mbytes

页面数量

60

生产厂商 未知制造商
企业简称

恩XP

中文名称

未知制造商

数据手册

下载地址一下载地址二

更新时间

2025-6-21 22:30:00

人工找货

DSP56853FG120价格和库存,欢迎联系客服免费人工找货

DSP56853FG120规格书详情

56853 General Description

• 120 MIPS at 120MHz

• 12K x 16-bit Program SRAM

• 4K x 16-bit Data SRAM

• 1K x 16-bit Boot ROM

• Access up to 2M words of program memory or 8M of

data memory

• Chip Select Logic for glue-less interface to ROM and

SRAM

• Six (6) independent channels of DMA

• Enhanced Synchronous Serial Interfaces (ESSI)

• Two (2) Serial Communication Interfaces (SCI)

• Serial Port Interface (SPI)

• 8-bit Parallel Host Interface

• General Purpose 16-bit Quad Timer

• JTAG/Enhanced On-Chip Emulation (OnCE™) for

unobtrusive, real-time debugging

• Computer Operating Properly (COP)/Watchdog Timer

• Time-of-Day (TOD)

• 128 LQFP package

• Up to 41 GPIO

1.1 56853 Features

1.1.1Core

•Efficient 16-bit engine with dual Harvard architecture

•120 Million Instructions Per Second (MIPS) at 120MHz core frequency

•Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)

•Four (4) 36-bit accumulators including extension bits

•16-bit bidirectional shifter

•Parallel instruction set with unique DSP addressing modes

•Hardware DO and REP loops

•Three (3) internal address buses and one (1) external address bus

•Four (4) internal data buses and one (1) external data bus

•Instruction set supports both DSP and controller functions

•Four (4) hardware interrupt levels

•Five (5) software interrupt levels

•Controller-style addressing modes and instructions for compact code

•Efficient C Compiler and local variable support

•Software subroutine and interrupt stack with depth limited only by memory

•JTAG/Enhanced OnCE debug programming interface

1.1.2Memory

•Harvard architecture permits up to three (3) simultaneous accesses to program and data memory

•On-Chip Memory

—12K × 16-bit Program SRAM

—4K × 16-bit Data SRAM

—1K × 16-bit Boot ROM

•Off-Chip Memory Expansion (EMI)

—Access up to 2M words of program memory or 8M data memory

—Chip Select Logic for glue-less interface to ROM and SRAM

1.1.3Peripheral Circuits for 56853

•General Purpose 16-bit Quad Timer*

•Two (2) Serial Communication Interfaces (SCI)*

•Serial Peripheral Interface (SPI) Port*

•Enhanced Synchronous Serial Interface (ESSI) modules*

•Computer Operating Properly (COP)

•Watchdog Timer

•JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, real-time debugging

•Six (6) independent channels of DMA

•8-bit Parallel Host Interface*

•Time-of-Day (TOD)

•128 LQFP package

•Up to 41 GPIO

* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed

1.1.4Energy Information

•Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs

•Wait and Stop modes available

产品属性

  • 型号:

    DSP56853FG120

  • 功能描述:

    数字信号处理器和控制器 - DSP, DSC 120Mhz/120MIPS

  • RoHS:

  • 制造商:

    Microchip Technology

  • 核心:

    dsPIC

  • 数据总线宽度:

    16 bit

  • 程序存储器大小:

    16 KB 数据 RAM

  • 大小:

    2 KB

  • 最大时钟频率:

    40 MHz

  • 可编程输入/输出端数量:

    35

  • 定时器数量:

    3

  • 设备每秒兆指令数:

    50 MIPs

  • 工作电源电压:

    3.3 V

  • 最大工作温度:

    + 85 C

  • 封装/箱体:

    TQFP-44

  • 安装风格:

    SMD/SMT

供应商 型号 品牌 批号 封装 库存 备注 价格
Freesca
24+
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
MOTOROLA
20+
TQFP128
500
样品可出,优势库存欢迎实单
询价
FREESCALE
25+
QFP
996880
只做原装,欢迎来电资询
询价
FREESCALE
23+
128-LQFP
65480
询价
FREESCALE
24+
QFP
12000
原装
询价
FREESCAL
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
询价
FRESC
24+
128
询价
FREESCALE
22+
LQFP128
24623
原装正品现货,可开13个点税
询价
FREESCALE
23+
LQFP128
1000000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
FREESCALE
23+
QFP
98900
原厂原装正品现货!!
询价